vision2.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. /*
  2. * (C) Copyright 2010
  3. * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
  4. *
  5. * (C) Copyright 2009 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/io.h>
  27. #include <asm/arch/imx-regs.h>
  28. #include <asm/arch/mx51_pins.h>
  29. #include <asm/arch/crm_regs.h>
  30. #include <asm/arch/iomux.h>
  31. #include <mxc_gpio.h>
  32. #include <asm/arch/sys_proto.h>
  33. #include <asm/errno.h>
  34. #include <i2c.h>
  35. #include <mmc.h>
  36. #include <fsl_esdhc.h>
  37. #include <fsl_pmic.h>
  38. #include <mc13892.h>
  39. DECLARE_GLOBAL_DATA_PTR;
  40. static u32 system_rev;
  41. #ifdef CONFIG_HW_WATCHDOG
  42. #include <watchdog.h>
  43. void hw_watchdog_reset(void)
  44. {
  45. int val;
  46. /* toggle watchdog trigger pin */
  47. val = mxc_gpio_get(66);
  48. val = val ? 0 : 1;
  49. mxc_gpio_set(66, val);
  50. }
  51. #endif
  52. static void init_drive_strength(void)
  53. {
  54. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_DDR_INPUT_CMOS);
  55. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEADDR, PAD_CTL_PKE_ENABLE);
  56. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPKS, PAD_CTL_PUE_KEEPER);
  57. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRAPUS, PAD_CTL_100K_PU);
  58. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_A1, PAD_CTL_SRE_FAST);
  59. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A0, PAD_CTL_DRV_HIGH);
  60. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_A1, PAD_CTL_DRV_HIGH);
  61. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_RAS,
  62. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  63. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CAS,
  64. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  65. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_PKEDDR, PAD_CTL_PKE_ENABLE);
  66. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPKS, PAD_CTL_PUE_KEEPER);
  67. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR0, PAD_CTL_HYS_NONE);
  68. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR1, PAD_CTL_HYS_NONE);
  69. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR2, PAD_CTL_HYS_NONE);
  70. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_HYSDDR3, PAD_CTL_HYS_NONE);
  71. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B0, PAD_CTL_SRE_FAST);
  72. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B1, PAD_CTL_SRE_FAST);
  73. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B2, PAD_CTL_SRE_FAST);
  74. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDR_SR_B4, PAD_CTL_SRE_FAST);
  75. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DDRPUS, PAD_CTL_100K_PU);
  76. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_INMODE1, PAD_CTL_DDR_INPUT_CMOS);
  77. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B0, PAD_CTL_DRV_MEDIUM);
  78. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B1, PAD_CTL_DRV_MEDIUM);
  79. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B2, PAD_CTL_DRV_MEDIUM);
  80. mxc_iomux_set_pad(MX51_PIN_CTL_GRP_DRAM_B4, PAD_CTL_DRV_MEDIUM);
  81. /* Setting pad options */
  82. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDWE,
  83. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  84. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  85. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE0,
  86. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  87. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  88. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCKE1,
  89. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  90. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  91. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDCLK,
  92. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  93. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  94. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS0,
  95. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  96. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  97. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS1,
  98. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  99. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  100. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS2,
  101. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  102. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  103. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_SDQS3,
  104. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  105. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  106. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS0,
  107. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  108. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  109. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_CS1,
  110. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  111. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  112. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM0,
  113. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  114. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  115. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM1,
  116. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  117. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  118. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM2,
  119. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  120. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  121. mxc_iomux_set_pad(MX51_PIN_CTL_DRAM_DQM3,
  122. PAD_CTL_PKE_ENABLE | PAD_CTL_PUE_KEEPER |
  123. PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST);
  124. }
  125. u32 get_board_rev(void)
  126. {
  127. system_rev = get_cpu_rev();
  128. return system_rev;
  129. }
  130. int dram_init(void)
  131. {
  132. #ifdef CONFIG_SYS_ARM_WITHOUT_RELOC
  133. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  134. gd->bd->bi_dram[0].size = get_ram_size((long *)PHYS_SDRAM_1,
  135. PHYS_SDRAM_1_SIZE);
  136. #if (CONFIG_NR_DRAM_BANKS > 1)
  137. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  138. gd->bd->bi_dram[1].size = get_ram_size((long *)PHYS_SDRAM_2,
  139. PHYS_SDRAM_2_SIZE);
  140. #endif
  141. #else
  142. gd->ram_size = get_ram_size((long *)PHYS_SDRAM_1,
  143. PHYS_SDRAM_1_SIZE);
  144. #endif
  145. return 0;
  146. }
  147. static void setup_weim(void)
  148. {
  149. struct weim *pweim = (struct weim *)WEIM_BASE_ADDR;
  150. pweim->csgcr1 = 0x004100b9;
  151. pweim->csgcr2 = 0x00000001;
  152. pweim->csrcr1 = 0x0a018000;
  153. pweim->csrcr2 = 0;
  154. pweim->cswcr1 = 0x0704a240;
  155. }
  156. static void setup_uart(void)
  157. {
  158. unsigned int pad = PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  159. PAD_CTL_PUE_PULL | PAD_CTL_DRV_HIGH | PAD_CTL_SRE_FAST;
  160. /* console RX on Pin EIM_D25 */
  161. mxc_request_iomux(MX51_PIN_EIM_D25, IOMUX_CONFIG_ALT3);
  162. mxc_iomux_set_pad(MX51_PIN_EIM_D25, pad);
  163. /* console TX on Pin EIM_D26 */
  164. mxc_request_iomux(MX51_PIN_EIM_D26, IOMUX_CONFIG_ALT3);
  165. mxc_iomux_set_pad(MX51_PIN_EIM_D26, pad);
  166. }
  167. #ifdef CONFIG_MXC_SPI
  168. void spi_io_init(void)
  169. {
  170. /* 000: Select mux mode: ALT0 mux port: MOSI of instance: ecspi1 */
  171. mxc_request_iomux(MX51_PIN_CSPI1_MOSI, IOMUX_CONFIG_ALT0);
  172. mxc_iomux_set_pad(MX51_PIN_CSPI1_MOSI,
  173. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  174. /* 000: Select mux mode: ALT0 mux port: MISO of instance: ecspi1. */
  175. mxc_request_iomux(MX51_PIN_CSPI1_MISO, IOMUX_CONFIG_ALT0);
  176. mxc_iomux_set_pad(MX51_PIN_CSPI1_MISO,
  177. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  178. /* 000: Select mux mode: ALT0 mux port: SS0 of instance: ecspi1. */
  179. mxc_request_iomux(MX51_PIN_CSPI1_SS0, IOMUX_CONFIG_ALT0);
  180. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS0,
  181. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  182. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  183. /*
  184. * SS1 will be used as GPIO because of uninterrupted
  185. * long SPI transmissions (GPIO4_25)
  186. */
  187. mxc_request_iomux(MX51_PIN_CSPI1_SS1, IOMUX_CONFIG_ALT3);
  188. mxc_iomux_set_pad(MX51_PIN_CSPI1_SS1,
  189. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  190. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  191. /* 000: Select mux mode: ALT0 mux port: SS2 of instance: ecspi1. */
  192. mxc_request_iomux(MX51_PIN_DI1_PIN11, IOMUX_CONFIG_ALT7);
  193. mxc_iomux_set_pad(MX51_PIN_DI1_PIN11,
  194. PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE |
  195. PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  196. /* 000: Select mux mode: ALT0 mux port: SCLK of instance: ecspi1. */
  197. mxc_request_iomux(MX51_PIN_CSPI1_SCLK, IOMUX_CONFIG_ALT0);
  198. mxc_iomux_set_pad(MX51_PIN_CSPI1_SCLK,
  199. PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  200. }
  201. static void reset_peripherals(int reset)
  202. {
  203. if (reset) {
  204. /* reset_n is on NANDF_D15 */
  205. mxc_gpio_set(89, 0);
  206. mxc_gpio_direction(89, MXC_GPIO_DIRECTION_OUT);
  207. #ifdef CONFIG_VISION2_HW_1_0
  208. /*
  209. * set FEC Configuration lines
  210. * set levels of FEC config lines
  211. */
  212. mxc_gpio_set(75, 0);
  213. mxc_gpio_set(74, 1);
  214. mxc_gpio_set(95, 1);
  215. mxc_gpio_direction(75, MXC_GPIO_DIRECTION_OUT);
  216. mxc_gpio_direction(74, MXC_GPIO_DIRECTION_OUT);
  217. mxc_gpio_direction(95, MXC_GPIO_DIRECTION_OUT);
  218. /* set direction of FEC config lines */
  219. mxc_gpio_set(59, 0);
  220. mxc_gpio_set(60, 0);
  221. mxc_gpio_set(61, 0);
  222. mxc_gpio_set(55, 1);
  223. mxc_gpio_direction(59, MXC_GPIO_DIRECTION_OUT);
  224. mxc_gpio_direction(60, MXC_GPIO_DIRECTION_OUT);
  225. mxc_gpio_direction(61, MXC_GPIO_DIRECTION_OUT);
  226. mxc_gpio_direction(55, MXC_GPIO_DIRECTION_OUT);
  227. /* FEC_RXD1 - sel GPIO (2-23) for configuration -> 1 */
  228. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT1);
  229. /* FEC_RXD2 - sel GPIO (2-27) for configuration -> 0 */
  230. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT1);
  231. /* FEC_RXD3 - sel GPIO (2-28) for configuration -> 0 */
  232. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT1);
  233. /* FEC_RXER - sel GPIO (2-29) for configuration -> 0 */
  234. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT1);
  235. /* FEC_COL - sel GPIO (3-10) for configuration -> 1 */
  236. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT3);
  237. /* FEC_RCLK - sel GPIO (3-11) for configuration -> 0 */
  238. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT3);
  239. /* FEC_RXD0 - sel GPIO (3-31) for configuration -> 1 */
  240. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT3);
  241. #endif
  242. /*
  243. * activate reset_n pin
  244. * Select mux mode: ALT3 mux port: NAND D15
  245. */
  246. mxc_request_iomux(MX51_PIN_NANDF_D15, IOMUX_CONFIG_ALT3);
  247. mxc_iomux_set_pad(MX51_PIN_NANDF_D15,
  248. PAD_CTL_DRV_VOT_HIGH | PAD_CTL_DRV_MAX);
  249. } else {
  250. /* set FEC Control lines */
  251. mxc_gpio_direction(89, MXC_GPIO_DIRECTION_IN);
  252. udelay(500);
  253. #ifdef CONFIG_VISION2_HW_1_0
  254. /* FEC RDATA[3] */
  255. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  256. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  257. /* FEC RDATA[2] */
  258. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  259. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  260. /* FEC RDATA[1] */
  261. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  262. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  263. /* FEC RDATA[0] */
  264. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  265. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  266. /* FEC RX_CLK */
  267. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  268. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  269. /* FEC RX_ER */
  270. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  271. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  272. /* FEC COL */
  273. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  274. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  275. #endif
  276. }
  277. }
  278. static void power_init_mx51(void)
  279. {
  280. unsigned int val;
  281. /* Write needed to Power Gate 2 register */
  282. val = pmic_reg_read(REG_POWER_MISC);
  283. /* enable VCAM with 2.775V to enable read from PMIC */
  284. val = VCAMCONFIG | VCAMEN;
  285. pmic_reg_write(REG_MODE_1, val);
  286. /*
  287. * Set switchers in Auto in NORMAL mode & STANDBY mode
  288. * Setup the switcher mode for SW1 & SW2
  289. */
  290. val = pmic_reg_read(REG_SW_4);
  291. val = (val & ~((SWMODE_MASK << SWMODE1_SHIFT) |
  292. (SWMODE_MASK << SWMODE2_SHIFT)));
  293. val |= (SWMODE_AUTO_AUTO << SWMODE1_SHIFT) |
  294. (SWMODE_AUTO_AUTO << SWMODE2_SHIFT);
  295. pmic_reg_write(REG_SW_4, val);
  296. /* Setup the switcher mode for SW3 & SW4 */
  297. val = pmic_reg_read(REG_SW_5);
  298. val &= ~((SWMODE_MASK << SWMODE4_SHIFT) |
  299. (SWMODE_MASK << SWMODE3_SHIFT));
  300. val |= (SWMODE_AUTO_AUTO << SWMODE4_SHIFT) |
  301. (SWMODE_AUTO_AUTO << SWMODE3_SHIFT);
  302. pmic_reg_write(REG_SW_5, val);
  303. /* Set VGEN3 to 1.8V, VCAM to 3.0V */
  304. val = pmic_reg_read(REG_SETTING_0);
  305. val &= ~(VCAM_MASK | VGEN3_MASK);
  306. val |= VCAM_3_0;
  307. pmic_reg_write(REG_SETTING_0, val);
  308. /* Set VVIDEO to 2.775V, VAUDIO to 3V0, VSD to 1.8V */
  309. val = pmic_reg_read(REG_SETTING_1);
  310. val &= ~(VVIDEO_MASK | VSD_MASK | VAUDIO_MASK);
  311. val |= VVIDEO_2_775 | VAUDIO_3_0 | VSD_1_8;
  312. pmic_reg_write(REG_SETTING_1, val);
  313. /* Configure VGEN3 and VCAM regulators to use external PNP */
  314. val = VGEN3CONFIG | VCAMCONFIG;
  315. pmic_reg_write(REG_MODE_1, val);
  316. udelay(200);
  317. /* Enable VGEN3, VCAM, VAUDIO, VVIDEO, VSD regulators */
  318. val = VGEN3EN | VGEN3CONFIG | VCAMEN | VCAMCONFIG |
  319. VVIDEOEN | VAUDIOEN | VSDEN;
  320. pmic_reg_write(REG_MODE_1, val);
  321. val = pmic_reg_read(REG_POWER_CTL2);
  322. val |= WDIRESET;
  323. pmic_reg_write(REG_POWER_CTL2, val);
  324. udelay(2500);
  325. }
  326. #endif
  327. static void setup_gpios(void)
  328. {
  329. unsigned int i;
  330. /* CAM_SUP_DISn, GPIO1_7 */
  331. mxc_request_iomux(MX51_PIN_GPIO1_7, IOMUX_CONFIG_ALT0);
  332. mxc_iomux_set_pad(MX51_PIN_GPIO1_7, 0x82);
  333. /* DAB Display EN, GPIO3_1 */
  334. mxc_request_iomux(MX51_PIN_DI1_PIN12, IOMUX_CONFIG_ALT4);
  335. mxc_iomux_set_pad(MX51_PIN_DI1_PIN12, 0x82);
  336. /* WDOG_TRIGGER, GPIO3_2 */
  337. mxc_request_iomux(MX51_PIN_DI1_PIN13, IOMUX_CONFIG_ALT4);
  338. mxc_iomux_set_pad(MX51_PIN_DI1_PIN13, 0x82);
  339. /* Now we need to trigger the watchdog */
  340. WATCHDOG_RESET();
  341. /* Display2 TxEN, GPIO3_3 */
  342. mxc_request_iomux(MX51_PIN_DI1_D0_CS, IOMUX_CONFIG_ALT4);
  343. mxc_iomux_set_pad(MX51_PIN_DI1_D0_CS, 0x82);
  344. /* DAB Light EN, GPIO3_4 */
  345. mxc_request_iomux(MX51_PIN_DI1_D1_CS, IOMUX_CONFIG_ALT4);
  346. mxc_iomux_set_pad(MX51_PIN_DI1_D1_CS, 0x82);
  347. /* AUDIO_MUTE, GPIO3_5 */
  348. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIN, IOMUX_CONFIG_ALT4);
  349. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIN, 0x82);
  350. /* SPARE_OUT, GPIO3_6 */
  351. mxc_request_iomux(MX51_PIN_DISPB2_SER_DIO, IOMUX_CONFIG_ALT4);
  352. mxc_iomux_set_pad(MX51_PIN_DISPB2_SER_DIO, 0x82);
  353. /* BEEPER_EN, GPIO3_26 */
  354. mxc_request_iomux(MX51_PIN_NANDF_D14, IOMUX_CONFIG_ALT3);
  355. mxc_iomux_set_pad(MX51_PIN_NANDF_D14, 0x82);
  356. /* POWER_OFF, GPIO3_27 */
  357. mxc_request_iomux(MX51_PIN_NANDF_D13, IOMUX_CONFIG_ALT3);
  358. mxc_iomux_set_pad(MX51_PIN_NANDF_D13, 0x82);
  359. /* FRAM_WE, GPIO3_30 */
  360. mxc_request_iomux(MX51_PIN_NANDF_D10, IOMUX_CONFIG_ALT3);
  361. mxc_iomux_set_pad(MX51_PIN_NANDF_D10, 0x82);
  362. /* EXPANSION_EN, GPIO4_26 */
  363. mxc_request_iomux(MX51_PIN_CSPI1_RDY, IOMUX_CONFIG_ALT3);
  364. mxc_iomux_set_pad(MX51_PIN_CSPI1_RDY, 0x82);
  365. /*
  366. * Set GPIO1_4 to high and output; it is used to reset
  367. * the system on reboot
  368. */
  369. mxc_gpio_set(4, 1);
  370. mxc_gpio_direction(4, MXC_GPIO_DIRECTION_OUT);
  371. mxc_gpio_set(7, 0);
  372. mxc_gpio_direction(7, MXC_GPIO_DIRECTION_OUT);
  373. for (i = 65; i < 71; i++) {
  374. mxc_gpio_set(i, 0);
  375. mxc_gpio_direction(i, MXC_GPIO_DIRECTION_OUT);
  376. }
  377. mxc_gpio_set(94, 0);
  378. mxc_gpio_direction(94, MXC_GPIO_DIRECTION_OUT);
  379. /* Set POWER_OFF high */
  380. mxc_gpio_set(91, 1);
  381. mxc_gpio_direction(91, MXC_GPIO_DIRECTION_OUT);
  382. mxc_gpio_set(90, 0);
  383. mxc_gpio_direction(90, MXC_GPIO_DIRECTION_OUT);
  384. mxc_gpio_set(122, 0);
  385. mxc_gpio_direction(122, MXC_GPIO_DIRECTION_OUT);
  386. mxc_gpio_set(121, 1);
  387. mxc_gpio_direction(121, MXC_GPIO_DIRECTION_OUT);
  388. WATCHDOG_RESET();
  389. }
  390. static void setup_fec(void)
  391. {
  392. /*FEC_MDIO*/
  393. mxc_request_iomux(MX51_PIN_EIM_EB2, IOMUX_CONFIG_ALT3);
  394. mxc_iomux_set_pad(MX51_PIN_EIM_EB2, 0x1FD);
  395. /*FEC_MDC*/
  396. mxc_request_iomux(MX51_PIN_NANDF_CS3, IOMUX_CONFIG_ALT2);
  397. mxc_iomux_set_pad(MX51_PIN_NANDF_CS3, 0x2004);
  398. /* FEC RDATA[3] */
  399. mxc_request_iomux(MX51_PIN_EIM_CS3, IOMUX_CONFIG_ALT3);
  400. mxc_iomux_set_pad(MX51_PIN_EIM_CS3, 0x180);
  401. /* FEC RDATA[2] */
  402. mxc_request_iomux(MX51_PIN_EIM_CS2, IOMUX_CONFIG_ALT3);
  403. mxc_iomux_set_pad(MX51_PIN_EIM_CS2, 0x180);
  404. /* FEC RDATA[1] */
  405. mxc_request_iomux(MX51_PIN_EIM_EB3, IOMUX_CONFIG_ALT3);
  406. mxc_iomux_set_pad(MX51_PIN_EIM_EB3, 0x180);
  407. /* FEC RDATA[0] */
  408. mxc_request_iomux(MX51_PIN_NANDF_D9, IOMUX_CONFIG_ALT2);
  409. mxc_iomux_set_pad(MX51_PIN_NANDF_D9, 0x2180);
  410. /* FEC TDATA[3] */
  411. mxc_request_iomux(MX51_PIN_NANDF_CS6, IOMUX_CONFIG_ALT2);
  412. mxc_iomux_set_pad(MX51_PIN_NANDF_CS6, 0x2004);
  413. /* FEC TDATA[2] */
  414. mxc_request_iomux(MX51_PIN_NANDF_CS5, IOMUX_CONFIG_ALT2);
  415. mxc_iomux_set_pad(MX51_PIN_NANDF_CS5, 0x2004);
  416. /* FEC TDATA[1] */
  417. mxc_request_iomux(MX51_PIN_NANDF_CS4, IOMUX_CONFIG_ALT2);
  418. mxc_iomux_set_pad(MX51_PIN_NANDF_CS4, 0x2004);
  419. /* FEC TDATA[0] */
  420. mxc_request_iomux(MX51_PIN_NANDF_D8, IOMUX_CONFIG_ALT2);
  421. mxc_iomux_set_pad(MX51_PIN_NANDF_D8, 0x2004);
  422. /* FEC TX_EN */
  423. mxc_request_iomux(MX51_PIN_NANDF_CS7, IOMUX_CONFIG_ALT1);
  424. mxc_iomux_set_pad(MX51_PIN_NANDF_CS7, 0x2004);
  425. /* FEC TX_ER */
  426. mxc_request_iomux(MX51_PIN_NANDF_CS2, IOMUX_CONFIG_ALT2);
  427. mxc_iomux_set_pad(MX51_PIN_NANDF_CS2, 0x2004);
  428. /* FEC TX_CLK */
  429. mxc_request_iomux(MX51_PIN_NANDF_RDY_INT, IOMUX_CONFIG_ALT1);
  430. mxc_iomux_set_pad(MX51_PIN_NANDF_RDY_INT, 0x2180);
  431. /* FEC TX_COL */
  432. mxc_request_iomux(MX51_PIN_NANDF_RB2, IOMUX_CONFIG_ALT1);
  433. mxc_iomux_set_pad(MX51_PIN_NANDF_RB2, 0x2180);
  434. /* FEC RX_CLK */
  435. mxc_request_iomux(MX51_PIN_NANDF_RB3, IOMUX_CONFIG_ALT1);
  436. mxc_iomux_set_pad(MX51_PIN_NANDF_RB3, 0x2180);
  437. /* FEC RX_CRS */
  438. mxc_request_iomux(MX51_PIN_EIM_CS5, IOMUX_CONFIG_ALT3);
  439. mxc_iomux_set_pad(MX51_PIN_EIM_CS5, 0x180);
  440. /* FEC RX_ER */
  441. mxc_request_iomux(MX51_PIN_EIM_CS4, IOMUX_CONFIG_ALT3);
  442. mxc_iomux_set_pad(MX51_PIN_EIM_CS4, 0x180);
  443. /* FEC RX_DV */
  444. mxc_request_iomux(MX51_PIN_NANDF_D11, IOMUX_CONFIG_ALT2);
  445. mxc_iomux_set_pad(MX51_PIN_NANDF_D11, 0x2180);
  446. }
  447. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  448. {MMC_SDHC1_BASE_ADDR, 1},
  449. };
  450. int get_mmc_getcd(u8 *cd, struct mmc *mmc)
  451. {
  452. struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
  453. if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
  454. *cd = mxc_gpio_get(0);
  455. else
  456. *cd = 0;
  457. return 0;
  458. }
  459. #ifdef CONFIG_FSL_ESDHC
  460. int board_mmc_init(bd_t *bis)
  461. {
  462. mxc_request_iomux(MX51_PIN_SD1_CMD,
  463. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  464. mxc_request_iomux(MX51_PIN_SD1_CLK,
  465. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  466. mxc_request_iomux(MX51_PIN_SD1_DATA0,
  467. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  468. mxc_request_iomux(MX51_PIN_SD1_DATA1,
  469. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  470. mxc_request_iomux(MX51_PIN_SD1_DATA2,
  471. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  472. mxc_request_iomux(MX51_PIN_SD1_DATA3,
  473. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  474. mxc_iomux_set_pad(MX51_PIN_SD1_CMD,
  475. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  476. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  477. PAD_CTL_PUE_PULL |
  478. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  479. mxc_iomux_set_pad(MX51_PIN_SD1_CLK,
  480. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  481. PAD_CTL_HYS_NONE | PAD_CTL_47K_PU |
  482. PAD_CTL_PUE_PULL |
  483. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  484. mxc_iomux_set_pad(MX51_PIN_SD1_DATA0,
  485. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  486. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  487. PAD_CTL_PUE_PULL |
  488. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  489. mxc_iomux_set_pad(MX51_PIN_SD1_DATA1,
  490. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  491. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  492. PAD_CTL_PUE_PULL |
  493. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  494. mxc_iomux_set_pad(MX51_PIN_SD1_DATA2,
  495. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  496. PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
  497. PAD_CTL_PUE_PULL |
  498. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  499. mxc_iomux_set_pad(MX51_PIN_SD1_DATA3,
  500. PAD_CTL_DRV_MAX | PAD_CTL_DRV_VOT_HIGH |
  501. PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PD |
  502. PAD_CTL_PUE_PULL |
  503. PAD_CTL_PKE_ENABLE | PAD_CTL_SRE_FAST);
  504. mxc_request_iomux(MX51_PIN_GPIO1_0,
  505. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  506. mxc_iomux_set_pad(MX51_PIN_GPIO1_0,
  507. PAD_CTL_HYS_ENABLE);
  508. mxc_request_iomux(MX51_PIN_GPIO1_1,
  509. IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION);
  510. mxc_iomux_set_pad(MX51_PIN_GPIO1_1,
  511. PAD_CTL_HYS_ENABLE);
  512. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  513. }
  514. #endif
  515. int board_early_init_f(void)
  516. {
  517. init_drive_strength();
  518. /* Setup debug led */
  519. mxc_gpio_set(6, 0);
  520. mxc_gpio_direction(6, MXC_GPIO_DIRECTION_OUT);
  521. mxc_request_iomux(MX51_PIN_GPIO1_6, IOMUX_CONFIG_ALT0);
  522. mxc_iomux_set_pad(MX51_PIN_GPIO1_6, PAD_CTL_DRV_MAX | PAD_CTL_SRE_FAST);
  523. /* wait a little while to give the pll time to settle */
  524. sdelay(100000);
  525. setup_weim();
  526. setup_uart();
  527. setup_fec();
  528. setup_gpios();
  529. spi_io_init();
  530. return 0;
  531. }
  532. int board_init(void)
  533. {
  534. #ifdef CONFIG_SYS_ARM_WITHOUT_RELOC
  535. board_early_init_f();
  536. #endif
  537. gd->bd->bi_arch_number = MACH_TYPE_TTC_VISION2; /* board id for linux */
  538. /* address of boot parameters */
  539. gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
  540. return 0;
  541. }
  542. int board_late_init(void)
  543. {
  544. power_init_mx51();
  545. reset_peripherals(1);
  546. udelay(2000);
  547. reset_peripherals(0);
  548. udelay(2000);
  549. /* Early revisions require a second reset */
  550. #ifdef CONFIG_VISION2_HW_1_0
  551. reset_peripherals(1);
  552. udelay(2000);
  553. reset_peripherals(0);
  554. udelay(2000);
  555. #endif
  556. return 0;
  557. }
  558. int checkboard(void)
  559. {
  560. u32 system_rev = get_cpu_rev();
  561. u32 cause;
  562. struct src *src_regs = (struct src *)SRC_BASE_ADDR;
  563. puts("Board: TTControl Vision II CPU V");
  564. switch (system_rev & 0xff) {
  565. case CHIP_REV_3_0:
  566. puts("3.0 [");
  567. break;
  568. case CHIP_REV_2_5:
  569. puts("2.5 [");
  570. break;
  571. case CHIP_REV_2_0:
  572. puts("2.0 [");
  573. break;
  574. case CHIP_REV_1_1:
  575. puts("1.1 [");
  576. break;
  577. case CHIP_REV_1_0:
  578. default:
  579. puts("1.0 [");
  580. break;
  581. }
  582. cause = src_regs->srsr;
  583. switch (cause) {
  584. case 0x0001:
  585. puts("POR");
  586. break;
  587. case 0x0009:
  588. puts("RST");
  589. break;
  590. case 0x0010:
  591. case 0x0011:
  592. puts("WDOG");
  593. break;
  594. default:
  595. printf("unknown 0x%x", cause);
  596. }
  597. puts("]\n");
  598. return 0;
  599. }