init.S 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. * (C) Copyright 2010
  3. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <ppc_asm.tmpl>
  24. #include <config.h>
  25. #include <asm/mmu.h>
  26. /*
  27. * TLB TABLE
  28. *
  29. * This table is used by the cpu boot code to setup the initial tlb
  30. * entries. Rather than make broad assumptions in the cpu source tree,
  31. * this table lets each board set things up however they like.
  32. *
  33. * Pointer to the table is returned in r1
  34. *
  35. */
  36. .section .bootpg,"ax"
  37. .globl tlbtab
  38. tlbtab:
  39. tlbtab_start
  40. /*
  41. * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to
  42. * use the speed up boot process. It is patched after relocation to
  43. * enable SA_I
  44. */
  45. tlbentry(CONFIG_SYS_BOOT_BASE_ADDR, SZ_16M,
  46. CONFIG_SYS_BOOT_BASE_ADDR, 4, AC_RWX | SA_G)
  47. /*
  48. * TLB entries for SDRAM are not needed on this platform.
  49. * They are dynamically generated in the DDR(2) detection
  50. * routine.
  51. */
  52. #ifdef CONFIG_SYS_INIT_RAM_DCACHE
  53. /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
  54. tlbentry(CONFIG_SYS_INIT_RAM_ADDR, SZ_4K, CONFIG_SYS_INIT_RAM_ADDR, 0,
  55. AC_RWX | SA_G)
  56. #endif
  57. tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 0xc,
  58. AC_RW | SA_IG)
  59. tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x20000000, 0xc,
  60. AC_RW | SA_IG)
  61. tlbentry(CONFIG_SYS_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xd,
  62. AC_RW | SA_IG)
  63. tlbentry(CONFIG_SYS_PCIE0_CFGBASE, SZ_16M, 0x00000000, 0xd,
  64. AC_RW | SA_IG)
  65. tlbentry(CONFIG_SYS_PCIE1_CFGBASE, SZ_16M, 0x20000000, 0xd,
  66. AC_RW | SA_IG)
  67. tlbentry(CONFIG_SYS_PCIE0_XCFGBASE, SZ_1K, 0x10000000, 0xd,
  68. AC_RW | SA_IG)
  69. tlbentry(CONFIG_SYS_PCIE1_XCFGBASE, SZ_1K, 0x30000000, 0xd,
  70. AC_RW | SA_IG)
  71. /* PCIe UTL register */
  72. tlbentry(CONFIG_SYS_PCIE_BASE, SZ_16K, 0x08010000, 0xc, AC_RW | SA_IG)
  73. /* TLB-entry for FPGA(s) */
  74. tlbentry(CONFIG_SYS_FPGA1_BASE, SZ_16M, CONFIG_SYS_FPGA1_BASE, 4,
  75. AC_RW | SA_IG)
  76. tlbentry(CONFIG_SYS_FPGA1_BASE + (16 << 20), SZ_16M,
  77. CONFIG_SYS_FPGA1_BASE + (16 << 20), 4, AC_RW | SA_IG)
  78. tlbentry(CONFIG_SYS_FPGA2_BASE, SZ_16M, CONFIG_SYS_FPGA2_BASE, 4,
  79. AC_RW | SA_IG)
  80. tlbentry(CONFIG_SYS_FPGA3_BASE, SZ_16M, CONFIG_SYS_FPGA3_BASE, 4,
  81. AC_RW | SA_IG)
  82. /* TLB-entry for OCM */
  83. tlbentry(CONFIG_SYS_OCM_BASE, SZ_1M, 0x00000000, 4,
  84. AC_RWX | SA_I)
  85. /* TLB-entry for Local Configuration registers => peripherals */
  86. tlbentry(CONFIG_SYS_LOCAL_CONF_REGS, SZ_16M,
  87. CONFIG_SYS_LOCAL_CONF_REGS, 4, AC_RWX | SA_IG)
  88. tlbtab_end