nhk8815.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * (C) Copyright 2005
  3. * STMicrolelctronics, <www.st.com>
  4. *
  5. * (C) Copyright 2004
  6. * ARM Ltd.
  7. * Philippe Robin, <philippe.robin@arm.com>
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <netdev.h>
  29. #include <asm/io.h>
  30. #include <asm/arch/gpio.h>
  31. DECLARE_GLOBAL_DATA_PTR;
  32. #ifdef CONFIG_SHOW_BOOT_PROGRESS
  33. void show_boot_progress(int progress)
  34. {
  35. printf("%i\n", progress);
  36. }
  37. #endif
  38. /*
  39. * Miscellaneous platform dependent initialisations
  40. */
  41. int board_init(void)
  42. {
  43. gd->bd->bi_arch_number = MACH_TYPE_NOMADIK;
  44. gd->bd->bi_boot_params = 0x00000100;
  45. writel(0xC37800F0, NOMADIK_GPIO1_BASE + 0x20);
  46. writel(0x00000000, NOMADIK_GPIO1_BASE + 0x24);
  47. writel(0x00000000, NOMADIK_GPIO1_BASE + 0x28);
  48. writel(readl(NOMADIK_SRC_BASE) | 0x8000, NOMADIK_SRC_BASE);
  49. /* Set up SMCS1 for Ethernet: sram-like, enabled, timing values */
  50. writel(0x0000305b, REG_FSMC_BCR1);
  51. writel(0x00033f33, REG_FSMC_BTR1);
  52. /* Set up SMCS0 for OneNand: sram-like once again */
  53. writel(0x000030db, NOMADIK_FSMC_BASE + 0x00); /* FSMC_BCR0 */
  54. writel(0x02100551, NOMADIK_FSMC_BASE + 0x04); /* FSMC_BTR0 */
  55. icache_enable();
  56. return 0;
  57. }
  58. int board_late_init(void)
  59. {
  60. /* Set the two I2C gpio lines to be gpio high */
  61. nmk_gpio_set(__SCL, 1); nmk_gpio_set(__SDA, 1);
  62. nmk_gpio_dir(__SCL, 1); nmk_gpio_dir(__SDA, 1);
  63. nmk_gpio_af(__SCL, GPIO_GPIO); nmk_gpio_af(__SDA, GPIO_GPIO);
  64. /* Reset the I2C port expander, on GPIO77 */
  65. nmk_gpio_af(77, GPIO_GPIO);
  66. nmk_gpio_dir(77, 1);
  67. nmk_gpio_set(77, 0);
  68. udelay(10);
  69. nmk_gpio_set(77, 1);
  70. return 0;
  71. }
  72. int dram_init(void)
  73. {
  74. /* set dram bank start addr and size */
  75. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  76. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  77. gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
  78. gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
  79. return 0;
  80. }
  81. #ifdef CONFIG_CMD_NET
  82. int board_eth_init(bd_t *bis)
  83. {
  84. int rc = 0;
  85. #ifdef CONFIG_SMC91111
  86. rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
  87. #endif
  88. return rc;
  89. }
  90. #endif