sbc8641d.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * Copyright 2007 Wind River Systemes, Inc. <www.windriver.com>
  3. * Copyright 2007 Embedded Specialties, Inc.
  4. * Joe Hamman joe.hamman@embeddedspecialties.com
  5. *
  6. * Copyright 2004 Freescale Semiconductor.
  7. * Jeff Brown
  8. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  9. *
  10. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <common.h>
  31. #include <command.h>
  32. #include <pci.h>
  33. #include <asm/processor.h>
  34. #include <asm/immap_86xx.h>
  35. #include <asm/fsl_pci.h>
  36. #include <asm/fsl_ddr_sdram.h>
  37. #include <libfdt.h>
  38. #include <fdt_support.h>
  39. long int fixed_sdram (void);
  40. int board_early_init_f (void)
  41. {
  42. return 0;
  43. }
  44. int checkboard (void)
  45. {
  46. puts ("Board: Wind River SBC8641D\n");
  47. return 0;
  48. }
  49. phys_size_t initdram (int board_type)
  50. {
  51. long dram_size = 0;
  52. #if defined(CONFIG_SPD_EEPROM)
  53. dram_size = fsl_ddr_sdram();
  54. #else
  55. dram_size = fixed_sdram ();
  56. #endif
  57. puts (" DDR: ");
  58. return dram_size;
  59. }
  60. #if defined(CONFIG_SYS_DRAM_TEST)
  61. int testdram (void)
  62. {
  63. uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
  64. uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
  65. uint *p;
  66. puts ("SDRAM test phase 1:\n");
  67. for (p = pstart; p < pend; p++)
  68. *p = 0xaaaaaaaa;
  69. for (p = pstart; p < pend; p++) {
  70. if (*p != 0xaaaaaaaa) {
  71. printf ("SDRAM test fails at: %08x\n", (uint) p);
  72. return 1;
  73. }
  74. }
  75. puts ("SDRAM test phase 2:\n");
  76. for (p = pstart; p < pend; p++)
  77. *p = 0x55555555;
  78. for (p = pstart; p < pend; p++) {
  79. if (*p != 0x55555555) {
  80. printf ("SDRAM test fails at: %08x\n", (uint) p);
  81. return 1;
  82. }
  83. }
  84. puts ("SDRAM test passed.\n");
  85. return 0;
  86. }
  87. #endif
  88. #if !defined(CONFIG_SPD_EEPROM)
  89. /*
  90. * Fixed sdram init -- doesn't use serial presence detect.
  91. */
  92. long int fixed_sdram (void)
  93. {
  94. #if !defined(CONFIG_SYS_RAMBOOT)
  95. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  96. volatile ccsr_ddr_t *ddr = &immap->im_ddr1;
  97. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  98. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  99. ddr->cs2_bnds = CONFIG_SYS_DDR_CS2_BNDS;
  100. ddr->cs3_bnds = CONFIG_SYS_DDR_CS3_BNDS;
  101. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  102. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  103. ddr->cs2_config = CONFIG_SYS_DDR_CS2_CONFIG;
  104. ddr->cs3_config = CONFIG_SYS_DDR_CS3_CONFIG;
  105. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  106. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  107. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  108. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  109. ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1A;
  110. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CFG_2;
  111. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  112. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  113. ddr->sdram_mode_cntl = CONFIG_SYS_DDR_MODE_CTL;
  114. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  115. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  116. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  117. asm ("sync;isync");
  118. udelay (500);
  119. ddr->sdram_cfg = CONFIG_SYS_DDR_CFG_1B;
  120. asm ("sync; isync");
  121. udelay (500);
  122. ddr = &immap->im_ddr2;
  123. ddr->cs0_bnds = CONFIG_SYS_DDR2_CS0_BNDS;
  124. ddr->cs1_bnds = CONFIG_SYS_DDR2_CS1_BNDS;
  125. ddr->cs2_bnds = CONFIG_SYS_DDR2_CS2_BNDS;
  126. ddr->cs3_bnds = CONFIG_SYS_DDR2_CS3_BNDS;
  127. ddr->cs0_config = CONFIG_SYS_DDR2_CS0_CONFIG;
  128. ddr->cs1_config = CONFIG_SYS_DDR2_CS1_CONFIG;
  129. ddr->cs2_config = CONFIG_SYS_DDR2_CS2_CONFIG;
  130. ddr->cs3_config = CONFIG_SYS_DDR2_CS3_CONFIG;
  131. ddr->timing_cfg_3 = CONFIG_SYS_DDR2_EXT_REFRESH;
  132. ddr->timing_cfg_0 = CONFIG_SYS_DDR2_TIMING_0;
  133. ddr->timing_cfg_1 = CONFIG_SYS_DDR2_TIMING_1;
  134. ddr->timing_cfg_2 = CONFIG_SYS_DDR2_TIMING_2;
  135. ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1A;
  136. ddr->sdram_cfg_2 = CONFIG_SYS_DDR2_CFG_2;
  137. ddr->sdram_mode = CONFIG_SYS_DDR2_MODE_1;
  138. ddr->sdram_mode_2 = CONFIG_SYS_DDR2_MODE_2;
  139. ddr->sdram_mode_cntl = CONFIG_SYS_DDR2_MODE_CTL;
  140. ddr->sdram_interval = CONFIG_SYS_DDR2_INTERVAL;
  141. ddr->sdram_data_init = CONFIG_SYS_DDR2_DATA_INIT;
  142. ddr->sdram_clk_cntl = CONFIG_SYS_DDR2_CLK_CTRL;
  143. asm ("sync;isync");
  144. udelay (500);
  145. ddr->sdram_cfg = CONFIG_SYS_DDR2_CFG_1B;
  146. asm ("sync; isync");
  147. udelay (500);
  148. #endif
  149. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  150. }
  151. #endif /* !defined(CONFIG_SPD_EEPROM) */
  152. #if defined(CONFIG_PCI)
  153. /*
  154. * Initialize PCI Devices, report devices found.
  155. */
  156. #ifndef CONFIG_PCI_PNP
  157. static struct pci_config_table pci_fsl86xxads_config_table[] = {
  158. {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  159. PCI_IDSEL_NUMBER, PCI_ANY_ID,
  160. pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
  161. PCI_ENET0_MEMADDR,
  162. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER}},
  163. {}
  164. };
  165. #endif
  166. static struct pci_controller pcie1_hose = {
  167. #ifndef CONFIG_PCI_PNP
  168. config_table:pci_mpc86xxcts_config_table
  169. #endif
  170. };
  171. #endif /* CONFIG_PCI */
  172. #ifdef CONFIG_PCIE2
  173. static struct pci_controller pcie2_hose;
  174. #endif /* CONFIG_PCIE2 */
  175. int first_free_busno = 0;
  176. void pci_init_board(void)
  177. {
  178. volatile immap_t *immap = (immap_t *) CONFIG_SYS_CCSRBAR;
  179. volatile ccsr_gur_t *gur = &immap->im_gur;
  180. uint devdisr = gur->devdisr;
  181. uint io_sel = (gur->pordevsr & MPC8641_PORDEVSR_IO_SEL)
  182. >> MPC8641_PORDEVSR_IO_SEL_SHIFT;
  183. #ifdef CONFIG_PCIE1
  184. {
  185. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  186. struct pci_controller *hose = &pcie1_hose;
  187. struct pci_region *r = hose->regions;
  188. #ifdef DEBUG
  189. uint host1_agent = (gur->porbmsr & MPC8641_PORBMSR_HA)
  190. >> MPC8641_PORBMSR_HA_SHIFT;
  191. uint pex1_agent = (host1_agent == 0) || (host1_agent == 1);
  192. #endif
  193. if ((io_sel == 2 || io_sel == 3 || io_sel == 5
  194. || io_sel == 6 || io_sel == 7 || io_sel == 0xF)
  195. && !(devdisr & MPC86xx_DEVDISR_PCIEX1)) {
  196. debug("PCI-EXPRESS 1: %s \n", pex1_agent ? "Agent" : "Host");
  197. debug("0x%08x=0x%08x ", &pci->pme_msg_det, pci->pme_msg_det);
  198. if (pci->pme_msg_det) {
  199. pci->pme_msg_det = 0xffffffff;
  200. debug(" with errors. Clearing. Now 0x%08x",
  201. pci->pme_msg_det);
  202. }
  203. debug("\n");
  204. /* outbound memory */
  205. pci_set_region(r++,
  206. CONFIG_SYS_PCIE1_MEM_BUS,
  207. CONFIG_SYS_PCIE1_MEM_PHYS,
  208. CONFIG_SYS_PCIE1_MEM_SIZE,
  209. PCI_REGION_MEM);
  210. /* outbound io */
  211. pci_set_region(r++,
  212. CONFIG_SYS_PCIE1_IO_BUS,
  213. CONFIG_SYS_PCIE1_IO_PHYS,
  214. CONFIG_SYS_PCIE1_IO_SIZE,
  215. PCI_REGION_IO);
  216. hose->region_count = r - hose->regions;
  217. hose->first_busno=first_free_busno;
  218. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  219. first_free_busno=hose->last_busno+1;
  220. printf (" PCI-EXPRESS 1 on bus %02x - %02x\n",
  221. hose->first_busno,hose->last_busno);
  222. } else {
  223. puts("PCI-EXPRESS 1: Disabled\n");
  224. }
  225. }
  226. #else
  227. puts("PCI-EXPRESS1: Disabled\n");
  228. #endif /* CONFIG_PCIE1 */
  229. #ifdef CONFIG_PCIE2
  230. {
  231. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  232. struct pci_controller *hose = &pcie2_hose;
  233. struct pci_region *r = hose->regions;
  234. /* outbound memory */
  235. pci_set_region(r++,
  236. CONFIG_SYS_PCIE2_MEM_BUS,
  237. CONFIG_SYS_PCIE2_MEM_PHYS,
  238. CONFIG_SYS_PCIE2_MEM_SIZE,
  239. PCI_REGION_MEM);
  240. /* outbound io */
  241. pci_set_region(r++,
  242. CONFIG_SYS_PCIE2_IO_BUS,
  243. CONFIG_SYS_PCIE2_IO_PHYS,
  244. CONFIG_SYS_PCIE2_IO_SIZE,
  245. PCI_REGION_IO);
  246. hose->region_count = r - hose->regions;
  247. hose->first_busno=first_free_busno;
  248. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  249. first_free_busno=hose->last_busno+1;
  250. printf (" PCI-EXPRESS 2 on bus %02x - %02x\n",
  251. hose->first_busno,hose->last_busno);
  252. }
  253. #else
  254. puts("PCI-EXPRESS 2: Disabled\n");
  255. #endif /* CONFIG_PCIE2 */
  256. }
  257. #if defined(CONFIG_OF_BOARD_SETUP)
  258. void ft_board_setup (void *blob, bd_t *bd)
  259. {
  260. ft_cpu_setup(blob, bd);
  261. FT_FSL_PCI_SETUP;
  262. }
  263. #endif
  264. void sbc8641d_reset_board (void)
  265. {
  266. puts ("Resetting board....\n");
  267. }
  268. /*
  269. * get_board_sys_clk
  270. * Clock is fixed at 1GHz on this board. Used for CONFIG_SYS_CLK_FREQ
  271. */
  272. unsigned long get_board_sys_clk (ulong dummy)
  273. {
  274. int i;
  275. ulong val = 0;
  276. i = 5;
  277. i &= 0x07;
  278. switch (i) {
  279. case 0:
  280. val = 33000000;
  281. break;
  282. case 1:
  283. val = 40000000;
  284. break;
  285. case 2:
  286. val = 50000000;
  287. break;
  288. case 3:
  289. val = 66000000;
  290. break;
  291. case 4:
  292. val = 83000000;
  293. break;
  294. case 5:
  295. val = 100000000;
  296. break;
  297. case 6:
  298. val = 134000000;
  299. break;
  300. case 7:
  301. val = 166000000;
  302. break;
  303. }
  304. return val;
  305. }
  306. void board_reset(void)
  307. {
  308. #ifdef CONFIG_SYS_RESET_ADDRESS
  309. ulong addr = CONFIG_SYS_RESET_ADDRESS;
  310. /* flush and disable I/D cache */
  311. __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
  312. __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
  313. __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
  314. __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
  315. __asm__ __volatile__ ("sync");
  316. __asm__ __volatile__ ("mtspr 1008, 4");
  317. __asm__ __volatile__ ("isync");
  318. __asm__ __volatile__ ("sync");
  319. __asm__ __volatile__ ("mtspr 1008, 5");
  320. __asm__ __volatile__ ("isync");
  321. __asm__ __volatile__ ("sync");
  322. /*
  323. * SRR0 has system reset vector, SRR1 has default MSR value
  324. * rfi restores MSR from SRR1 and sets the PC to the SRR0 value
  325. */
  326. __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
  327. __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
  328. __asm__ __volatile__ ("mtspr 27, 4");
  329. __asm__ __volatile__ ("rfi");
  330. #endif
  331. }
  332. #ifdef CONFIG_MP
  333. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  334. void board_lmb_reserve(struct lmb *lmb)
  335. {
  336. cpu_mp_lmb_reserve(lmb);
  337. }
  338. #endif