tlb.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2000
  5. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <asm/mmu.h>
  27. struct fsl_e_tlb_entry tlb_table[] = {
  28. /* TLB 0 - for temp stack in cache */
  29. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  30. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  31. 0, 0, BOOKE_PAGESZ_4K, 0),
  32. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  33. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  34. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  35. 0, 0, BOOKE_PAGESZ_4K, 0),
  36. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  37. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  38. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  39. 0, 0, BOOKE_PAGESZ_4K, 0),
  40. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  41. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  42. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  43. 0, 0, BOOKE_PAGESZ_4K, 0),
  44. /*
  45. * TLB 0: 64M Non-cacheable, guarded
  46. * 0xfc000000 56M 8MB -> 64MB of user flash
  47. * 0xff800000 8M boot FLASH
  48. * Out of reset this entry is only 4K.
  49. */
  50. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x800000,
  51. CONFIG_SYS_ALT_FLASH + 0x800000,
  52. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  53. 0, 0, BOOKE_PAGESZ_64M, 1),
  54. /*
  55. * TLB 1: 1G Non-cacheable, guarded
  56. * 0x80000000 512M PCI1 MEM
  57. * 0xa0000000 512M PCIe MEM
  58. */
  59. SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
  60. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  61. 0, 1, BOOKE_PAGESZ_1G, 1),
  62. /*
  63. * TLB 2: 256M Cacheable, non-guarded
  64. * 0x0 256M DDR SDRAM
  65. */
  66. #if !defined(CONFIG_SPD_EEPROM)
  67. SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
  68. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  69. 0, 2, BOOKE_PAGESZ_256M, 1),
  70. #endif
  71. /*
  72. * TLB 3: 64M Non-cacheable, guarded
  73. * 0xe0000000 1M CCSRBAR
  74. * 0xe2000000 8M PCI1 IO
  75. * 0xe2800000 8M PCIe IO
  76. */
  77. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  78. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  79. 0, 3, BOOKE_PAGESZ_64M, 1),
  80. /*
  81. * TLB 4: 64M Cacheable, non-guarded
  82. * 0xf0000000 64M LBC SDRAM First half
  83. */
  84. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
  85. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  86. 0, 4, BOOKE_PAGESZ_64M, 1),
  87. /*
  88. * TLB 5: 64M Cacheable, non-guarded
  89. * 0xf4000000 64M LBC SDRAM Second half
  90. */
  91. SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
  92. CONFIG_SYS_LBC_SDRAM_BASE + 0x4000000,
  93. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  94. 0, 5, BOOKE_PAGESZ_64M, 1),
  95. /*
  96. * TLB 6: 16M Cacheable, non-guarded
  97. * 0xf8000000 1M 7-segment LED display
  98. * 0xf8100000 1M User switches
  99. * 0xf8300000 1M Board revision
  100. * 0xf8b00000 1M EEPROM
  101. */
  102. SET_TLB_ENTRY(1, CONFIG_SYS_EPLD_BASE, CONFIG_SYS_EPLD_BASE,
  103. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  104. 0, 6, BOOKE_PAGESZ_16M, 1),
  105. /*
  106. * TLB 7: 4M Non-cacheable, guarded
  107. * 0xfb800000 4M 1st 4MB block of 64MB user FLASH
  108. */
  109. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH, CONFIG_SYS_ALT_FLASH,
  110. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  111. 0, 7, BOOKE_PAGESZ_4M, 1),
  112. /*
  113. * TLB 8: 4M Non-cacheable, guarded
  114. * 0xfbc00000 4M 2nd 4MB block of 64MB user FLASH
  115. */
  116. SET_TLB_ENTRY(1, CONFIG_SYS_ALT_FLASH + 0x400000,
  117. CONFIG_SYS_ALT_FLASH + 0x400000,
  118. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  119. 0, 8, BOOKE_PAGESZ_4M, 1),
  120. };
  121. int num_tlb_entries = ARRAY_SIZE(tlb_table);