lowlevel_init.S 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213
  1. /*
  2. * Copyright (C) 2008 Nobuhiro Iwamatsu
  3. * Copyright (C) 2008 Renesas Solutions Corp.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #include <config.h>
  21. #include <version.h>
  22. #include <asm/processor.h>
  23. #include <asm/macro.h>
  24. .global lowlevel_init
  25. .text
  26. .align 2
  27. lowlevel_init:
  28. /* Cache setting */
  29. write32 CCR1_A ,CCR1_D
  30. /* ConfigurePortPins */
  31. write16 PECRL3_A, PECRL3_D
  32. write16 PCCRL4_A, PCCRL4_D0
  33. write16 PECRL4_A, PECRL4_D0
  34. write16 PEIORL_A, PEIORL_D0
  35. write16 PCIORL_A, PCIORL_D
  36. write16 PFCRH2_A, PFCRH2_D
  37. write16 PFCRH3_A, PFCRH3_D
  38. write16 PFCRH1_A, PFCRH1_D
  39. write16 PFIORH_A, PFIORH_D
  40. write16 PECRL1_A, PECRL1_D0
  41. write16 PEIORL_A, PEIORL_D1
  42. /* Configure Operating Frequency */
  43. write16 WTCSR_A, WTCSR_D0
  44. write16 WTCSR_A, WTCSR_D1
  45. write16 WTCNT_A, WTCNT_D
  46. /* Set clock mode*/
  47. write16 FRQCR_A, FRQCR_D
  48. /* Configure Bus And Memory */
  49. init_bsc_cs0:
  50. write16 PCCRL4_A, PCCRL4_D1
  51. write16 PECRL1_A, PECRL1_D1
  52. write32 CMNCR_A, CMNCR_D
  53. write32 CS0BCR_A, CS0BCR_D
  54. write32 CS0WCR_A, CS0WCR_D
  55. init_bsc_cs1:
  56. write16 PECRL4_A, PECRL4_D1
  57. write32 CS1WCR_A, CS1WCR_D
  58. init_sdram:
  59. write16 PCCRL2_A, PCCRL2_D
  60. write16 PCCRL4_A, PCCRL4_D2
  61. write16 PCCRL1_A, PCCRL1_D
  62. write16 PCCRL3_A, PCCRL3_D
  63. write32 CS3BCR_A, CS3BCR_D
  64. write32 CS3WCR_A, CS3WCR_D
  65. write32 SDCR_A, SDCR_D
  66. write32 RTCOR_A, RTCOR_D
  67. write32 RTCSR_A, RTCSR_D
  68. /* wait 200us */
  69. mov.l REPEAT_D, r3
  70. mov #0, r2
  71. repeat0:
  72. add #1, r2
  73. cmp/hs r3, r2
  74. bf repeat0
  75. nop
  76. mov.l SDRAM_MODE, r1
  77. mov #0, r0
  78. mov.l r0, @r1
  79. nop
  80. rts
  81. .align 4
  82. CCR1_A: .long CCR1
  83. CCR1_D: .long 0x0000090B
  84. PCCRL4_A: .long 0xFFFE3910
  85. PCCRL4_D0: .word 0x0000
  86. .align 2
  87. PECRL4_A: .long 0xFFFE3A10
  88. PECRL4_D0: .word 0x0000
  89. .align 2
  90. PECRL3_A: .long 0xFFFE3A12
  91. PECRL3_D: .word 0x0000
  92. .align 2
  93. PEIORL_A: .long 0xFFFE3A06
  94. PEIORL_D0: .word 0x1C00
  95. PEIORL_D1: .word 0x1C02
  96. PCIORL_A: .long 0xFFFE3906
  97. PCIORL_D: .word 0x4000
  98. .align 2
  99. PFCRH2_A: .long 0xFFFE3A8C
  100. PFCRH2_D: .word 0x0000
  101. .align 2
  102. PFCRH3_A: .long 0xFFFE3A8A
  103. PFCRH3_D: .word 0x0000
  104. .align 2
  105. PFCRH1_A: .long 0xFFFE3A8E
  106. PFCRH1_D: .word 0x0000
  107. .align 2
  108. PFIORH_A: .long 0xFFFE3A84
  109. PFIORH_D: .word 0x0729
  110. .align 2
  111. PECRL1_A: .long 0xFFFE3A16
  112. PECRL1_D0: .word 0x0033
  113. .align 2
  114. WTCSR_A: .long 0xFFFE0000
  115. WTCSR_D0: .word 0xA518
  116. WTCSR_D1: .word 0xA51D
  117. WTCNT_A: .long 0xFFFE0002
  118. WTCNT_D: .word 0x5A84
  119. .align 2
  120. FRQCR_A: .long 0xFFFE0010
  121. FRQCR_D: .word 0x0104
  122. .align 2
  123. PCCRL4_D1: .word 0x0010
  124. PECRL1_D1: .word 0x0133
  125. CMNCR_A: .long 0xFFFC0000
  126. CMNCR_D: .long 0x00001810
  127. CS0BCR_A: .long 0xFFFC0004
  128. CS0BCR_D: .long 0x10000400
  129. CS0WCR_A: .long 0xFFFC0028
  130. CS0WCR_D: .long 0x00000B41
  131. PECRL4_D1: .word 0x0100
  132. .align 2
  133. CS1WCR_A: .long 0xFFFC002C
  134. CS1WCR_D: .long 0x00000B01
  135. PCCRL4_D2: .word 0x0011
  136. .align 2
  137. PCCRL3_A: .long 0xFFFE3912
  138. PCCRL3_D: .word 0x0011
  139. .align 2
  140. PCCRL2_A: .long 0xFFFE3914
  141. PCCRL2_D: .word 0x1111
  142. .align 2
  143. PCCRL1_A: .long 0xFFFE3916
  144. PCCRL1_D: .word 0x1010
  145. PDCRL4_A: .long 0xFFFE3990
  146. PDCRL4_D: .word 0x0011
  147. .align 2
  148. PDCRL3_A: .long 0xFFFE3992
  149. PDCRL3_D: .word 0x00011
  150. .align 2
  151. PDCRL2_A: .long 0xFFFE3994
  152. PDCRL2_D: .word 0x1111
  153. .align 2
  154. PDCRL1_A: .long 0xFFFE3996
  155. PDCRL1_D: .word 0x1000
  156. .align 2
  157. CS3BCR_A: .long 0xFFFC0010
  158. CS3BCR_D: .long 0x00004400
  159. CS3WCR_A: .long 0xFFFC0034
  160. CS3WCR_D: .long 0x00002892
  161. SDCR_A: .long 0xFFFC004C
  162. SDCR_D: .long 0x00000809
  163. RTCOR_A: .long 0xFFFC0058
  164. RTCOR_D: .long 0xA55A0041
  165. RTCSR_A: .long 0xFFFC0050
  166. RTCSR_D: .long 0xa55a0010
  167. SDRAM_MODE: .long 0xFFFC5040
  168. REPEAT_D: .long 0x00009C40