lowlevel_init.S 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208
  1. /*
  2. * Copyright (C) 2007-2008
  3. * Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
  4. *
  5. * Copyright (C) 2007
  6. * Kenati Technologies, Inc.
  7. *
  8. * board/MigoR/lowlevel_init.S
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <config.h>
  26. #include <version.h>
  27. #include <asm/processor.h>
  28. #include <asm/macro.h>
  29. /*
  30. * Board specific low level init code, called _very_ early in the
  31. * startup sequence. Relocation to SDRAM has not happened yet, no
  32. * stack is available, bss section has not been initialised, etc.
  33. *
  34. * (Note: As no stack is available, no subroutines can be called...).
  35. */
  36. .global lowlevel_init
  37. .text
  38. .align 2
  39. lowlevel_init:
  40. write32 CCR_A, CCR_D ! Address of Cache Control Register
  41. ! Instruction Cache Invalidate
  42. write32 MMUCR_A, MMUCR_D ! Address of MMU Control Register
  43. ! TI == TLB Invalidate bit
  44. write32 MSTPCR0_A, MSTPCR0_D ! Address of Power Control Register 0
  45. write32 MSTPCR2_A, MSTPCR2_D ! Address of Power Control Register 2
  46. write16 PFC_PULCR_A, PFC_PULCR_D
  47. write16 PFC_DRVCR_A, PFC_DRVCR_D
  48. write16 SBSCR_A, SBSCR_D
  49. write16 PSCR_A, PSCR_D
  50. write16 RWTCSR_A, RWTCSR_D_1 ! 0xA4520004 (Watchdog Control / Status Register)
  51. ! 0xA507 -> timer_STOP / WDT_CLK = max
  52. write16 RWTCNT_A, RWTCNT_D ! 0xA4520000 (Watchdog Count Register)
  53. ! 0x5A00 -> Clear
  54. write16 RWTCSR_A, RWTCSR_D_2 ! 0xA4520004 (Watchdog Control / Status Register)
  55. ! 0xA504 -> timer_STOP / CLK = 500ms
  56. write32 DLLFRQ_A, DLLFRQ_D ! 20080115
  57. ! 20080115
  58. write32 FRQCR_A, FRQCR_D ! 0xA4150000 Frequency control register
  59. ! 20080115
  60. write32 CCR_A, CCR_D_2 ! Address of Cache Control Register
  61. ! ??
  62. bsc_init:
  63. write32 CMNCR_A, CMNCR_D
  64. write32 CS0BCR_A, CS0BCR_D
  65. write32 CS4BCR_A, CS4BCR_D
  66. write32 CS5ABCR_A, CS5ABCR_D
  67. write32 CS5BBCR_A, CS5BBCR_D
  68. write32 CS6ABCR_A, CS6ABCR_D
  69. write32 CS0WCR_A, CS0WCR_D
  70. write32 CS4WCR_A, CS4WCR_D
  71. write32 CS5AWCR_A, CS5AWCR_D
  72. write32 CS5BWCR_A, CS5BWCR_D
  73. write32 CS6AWCR_A, CS6AWCR_D
  74. ! SDRAM initialization
  75. write32 SDCR_A, SDCR_D
  76. write32 SDWCR_A, SDWCR_D
  77. write32 SDPCR_A, SDPCR_D
  78. write32 RTCOR_A, RTCOR_D
  79. write32 RTCNT_A, RTCNT_D
  80. write32 RTCSR_A, RTCSR_D
  81. write32 RFCR_A, RFCR_D
  82. write8 SDMR3_A, SDMR3_D
  83. ! BL bit off (init = ON) (?!?)
  84. stc sr, r0 ! BL bit off(init=ON)
  85. mov.l SR_MASK_D, r1
  86. and r1, r0
  87. ldc r0, sr
  88. rts
  89. mov #0, r0
  90. .align 4
  91. CCR_A: .long CCR
  92. MMUCR_A: .long MMUCR
  93. MSTPCR0_A: .long MSTPCR0
  94. MSTPCR2_A: .long MSTPCR2
  95. PFC_PULCR_A: .long PULCR
  96. PFC_DRVCR_A: .long DRVCR
  97. SBSCR_A: .long SBSCR
  98. PSCR_A: .long PSCR
  99. RWTCSR_A: .long RWTCSR
  100. RWTCNT_A: .long RWTCNT
  101. FRQCR_A: .long FRQCR
  102. PLLCR_A: .long PLLCR
  103. DLLFRQ_A: .long DLLFRQ
  104. CCR_D: .long 0x00000800
  105. CCR_D_2: .long 0x00000103
  106. MMUCR_D: .long 0x00000004
  107. MSTPCR0_D: .long 0x00001001
  108. MSTPCR2_D: .long 0xffffffff
  109. PFC_PULCR_D: .long 0x6000
  110. PFC_DRVCR_D: .long 0x0464
  111. FRQCR_D: .long 0x07033639
  112. PLLCR_D: .long 0x00005000
  113. DLLFRQ_D: .long 0x000004F6
  114. CMNCR_A: .long CMNCR
  115. CMNCR_D: .long 0x0000001B
  116. CS0BCR_A: .long CS0BCR
  117. CS0BCR_D: .long 0x24920400
  118. CS4BCR_A: .long CS4BCR
  119. CS4BCR_D: .long 0x00003400
  120. CS5ABCR_A: .long CS5ABCR
  121. CS5ABCR_D: .long 0x24920400
  122. CS5BBCR_A: .long CS5BBCR
  123. CS5BBCR_D: .long 0x24920400
  124. CS6ABCR_A: .long CS6ABCR
  125. CS6ABCR_D: .long 0x24920400
  126. CS0WCR_A: .long CS0WCR
  127. CS0WCR_D: .long 0x00000380
  128. CS4WCR_A: .long CS4WCR
  129. CS4WCR_D: .long 0x00110080
  130. CS5AWCR_A: .long CS5AWCR
  131. CS5AWCR_D: .long 0x00000300
  132. CS5BWCR_A: .long CS5BWCR
  133. CS5BWCR_D: .long 0x00000300
  134. CS6AWCR_A: .long CS6AWCR
  135. CS6AWCR_D: .long 0x00000300
  136. SDCR_A: .long SBSC_SDCR
  137. SDCR_D: .long 0x80160809
  138. SDWCR_A: .long SBSC_SDWCR
  139. SDWCR_D: .long 0x0014450C
  140. SDPCR_A: .long SBSC_SDPCR
  141. SDPCR_D: .long 0x00000087
  142. RTCOR_A: .long SBSC_RTCOR
  143. RTCNT_A: .long SBSC_RTCNT
  144. RTCNT_D: .long 0xA55A0012
  145. RTCOR_D: .long 0xA55A001C
  146. RTCSR_A: .long SBSC_RTCSR
  147. RFCR_A: .long SBSC_RFCR
  148. RFCR_D: .long 0xA55A0221
  149. RTCSR_D: .long 0xA55A009a
  150. SDMR3_A: .long 0xFE581180
  151. SDMR3_D: .long 0x0
  152. SR_MASK_D: .long 0xEFFFFF0F
  153. .align 2
  154. SBSCR_D: .word 0x0044
  155. PSCR_D: .word 0x0000
  156. RWTCSR_D_1: .word 0xA507
  157. RWTCSR_D_2: .word 0xA504
  158. RWTCNT_D: .word 0x5A00