pdm360ng.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * (C) Copyright 2009, 2010 Wolfgang Denk <wd@denx.de>
  3. *
  4. * (C) Copyright 2009-2010
  5. * Michael Weiß, ifm ecomatic gmbh, michael.weiss@ifm.com
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. *
  25. */
  26. #include <common.h>
  27. #include <asm/bitops.h>
  28. #include <command.h>
  29. #include <asm/io.h>
  30. #include <asm/processor.h>
  31. #include <asm/mpc512x.h>
  32. #include <fdt_support.h>
  33. #include <flash.h>
  34. #ifdef CONFIG_MISC_INIT_R
  35. #include <i2c.h>
  36. #endif
  37. #include <serial.h>
  38. #include <jffs2/load_kernel.h>
  39. #include <mtd_node.h>
  40. DECLARE_GLOBAL_DATA_PTR;
  41. extern flash_info_t flash_info[];
  42. ulong flash_get_size (phys_addr_t base, int banknum);
  43. /* Clocks in use */
  44. #define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
  45. CLOCK_SCCR1_LPC_EN | \
  46. CLOCK_SCCR1_NFC_EN | \
  47. CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
  48. CLOCK_SCCR1_PSCFIFO_EN | \
  49. CLOCK_SCCR1_DDR_EN | \
  50. CLOCK_SCCR1_FEC_EN | \
  51. CLOCK_SCCR1_TPR_EN)
  52. #define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
  53. CLOCK_SCCR2_SPDIF_EN | \
  54. CLOCK_SCCR2_DIU_EN | \
  55. CLOCK_SCCR2_I2C_EN)
  56. int board_early_init_f(void)
  57. {
  58. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  59. /*
  60. * Initialize Local Window for FLASH-Bank1 access (CS1)
  61. */
  62. out_be32(&im->sysconf.lpcs1aw,
  63. CSAW_START(CONFIG_SYS_FLASH1_BASE) |
  64. CSAW_STOP(CONFIG_SYS_FLASH1_BASE, CONFIG_SYS_FLASH_SIZE)
  65. );
  66. out_be32(&im->lpc.cs_cfg[1], CONFIG_SYS_CS1_CFG);
  67. /*
  68. * Local Window for MRAM access (CS2)
  69. */
  70. out_be32(&im->sysconf.lpcs2aw,
  71. CSAW_START(CONFIG_SYS_MRAM_BASE) |
  72. CSAW_STOP(CONFIG_SYS_MRAM_BASE, CONFIG_SYS_MRAM_SIZE)
  73. );
  74. out_be32(&im->lpc.cs_cfg[2], CONFIG_SYS_CS2_CFG);
  75. sync_law(&im->sysconf.lpcs2aw);
  76. /*
  77. * Configure Flash Speed
  78. */
  79. out_be32(&im->lpc.cs_cfg[0], CONFIG_SYS_CS0_CFG);
  80. out_be32(&im->lpc.altr, CONFIG_SYS_CS_ALETIMING);
  81. /*
  82. * Enable clocks
  83. */
  84. out_be32(&im->clk.sccr[0], SCCR1_CLOCKS_EN);
  85. out_be32(&im->clk.sccr[1], SCCR2_CLOCKS_EN);
  86. #if defined(CONFIG_IIM) || defined(CONFIG_CMD_FUSE)
  87. setbits_be32(&im->clk.sccr[1], CLOCK_SCCR2_IIM_EN);
  88. #endif
  89. return 0;
  90. }
  91. sdram_conf_t mddrc_config[] = {
  92. {
  93. (512 << 20), /* 512 MB RAM configuration */
  94. {
  95. CONFIG_SYS_MDDRC_SYS_CFG,
  96. CONFIG_SYS_MDDRC_TIME_CFG0,
  97. CONFIG_SYS_MDDRC_TIME_CFG1,
  98. CONFIG_SYS_MDDRC_TIME_CFG2
  99. }
  100. },
  101. {
  102. (128 << 20), /* 128 MB RAM configuration */
  103. {
  104. CONFIG_SYS_MDDRC_SYS_CFG_ALT1,
  105. CONFIG_SYS_MDDRC_TIME_CFG0_ALT1,
  106. CONFIG_SYS_MDDRC_TIME_CFG1_ALT1,
  107. CONFIG_SYS_MDDRC_TIME_CFG2_ALT1
  108. }
  109. },
  110. };
  111. phys_size_t initdram (int board_type)
  112. {
  113. int i;
  114. u32 msize = 0;
  115. u32 pdm360ng_init_seq[] = {
  116. CONFIG_SYS_DDRCMD_NOP,
  117. CONFIG_SYS_DDRCMD_NOP,
  118. CONFIG_SYS_DDRCMD_NOP,
  119. CONFIG_SYS_DDRCMD_NOP,
  120. CONFIG_SYS_DDRCMD_NOP,
  121. CONFIG_SYS_DDRCMD_NOP,
  122. CONFIG_SYS_DDRCMD_NOP,
  123. CONFIG_SYS_DDRCMD_NOP,
  124. CONFIG_SYS_DDRCMD_NOP,
  125. CONFIG_SYS_DDRCMD_NOP,
  126. CONFIG_SYS_DDRCMD_PCHG_ALL,
  127. CONFIG_SYS_DDRCMD_NOP,
  128. CONFIG_SYS_DDRCMD_RFSH,
  129. CONFIG_SYS_DDRCMD_NOP,
  130. CONFIG_SYS_DDRCMD_RFSH,
  131. CONFIG_SYS_DDRCMD_NOP,
  132. CONFIG_SYS_MICRON_INIT_DEV_OP,
  133. CONFIG_SYS_DDRCMD_NOP,
  134. CONFIG_SYS_DDRCMD_EM2,
  135. CONFIG_SYS_DDRCMD_NOP,
  136. CONFIG_SYS_DDRCMD_PCHG_ALL,
  137. CONFIG_SYS_DDRCMD_EM2,
  138. CONFIG_SYS_DDRCMD_EM3,
  139. CONFIG_SYS_DDRCMD_EN_DLL,
  140. CONFIG_SYS_DDRCMD_RES_DLL,
  141. CONFIG_SYS_DDRCMD_PCHG_ALL,
  142. CONFIG_SYS_DDRCMD_RFSH,
  143. CONFIG_SYS_DDRCMD_RFSH,
  144. CONFIG_SYS_MICRON_INIT_DEV_OP,
  145. CONFIG_SYS_DDRCMD_OCD_DEFAULT,
  146. CONFIG_SYS_DDRCMD_OCD_EXIT,
  147. CONFIG_SYS_DDRCMD_PCHG_ALL,
  148. CONFIG_SYS_DDRCMD_NOP
  149. };
  150. for (i = 0; i < ARRAY_SIZE(mddrc_config); i++) {
  151. msize = fixed_sdram(&mddrc_config[i].cfg, pdm360ng_init_seq,
  152. ARRAY_SIZE(pdm360ng_init_seq));
  153. if (msize == mddrc_config[i].size)
  154. break;
  155. }
  156. return msize;
  157. }
  158. #if defined(CONFIG_SERIAL_MULTI)
  159. static int set_lcd_brightness(char *);
  160. #endif
  161. int misc_init_r(void)
  162. {
  163. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  164. /*
  165. * Re-configure flash setup using auto-detected info
  166. */
  167. if (flash_info[1].size > 0) {
  168. out_be32(&im->sysconf.lpcs1aw,
  169. CSAW_START(gd->bd->bi_flashstart + flash_info[1].size) |
  170. CSAW_STOP(gd->bd->bi_flashstart + flash_info[1].size,
  171. flash_info[1].size));
  172. sync_law(&im->sysconf.lpcs1aw);
  173. /*
  174. * Re-check to get correct base address
  175. */
  176. flash_get_size (gd->bd->bi_flashstart + flash_info[1].size, 1);
  177. } else {
  178. /* Disable Bank 1 */
  179. out_be32(&im->sysconf.lpcs1aw, 0x01000100);
  180. sync_law(&im->sysconf.lpcs1aw);
  181. }
  182. out_be32(&im->sysconf.lpcs0aw,
  183. CSAW_START(gd->bd->bi_flashstart) |
  184. CSAW_STOP(gd->bd->bi_flashstart, flash_info[0].size));
  185. sync_law(&im->sysconf.lpcs0aw);
  186. /*
  187. * Re-check to get correct base address
  188. */
  189. flash_get_size (gd->bd->bi_flashstart, 0);
  190. /*
  191. * Re-do flash protection upon new addresses
  192. */
  193. flash_protect (FLAG_PROTECT_CLEAR,
  194. gd->bd->bi_flashstart, 0xffffffff,
  195. &flash_info[0]);
  196. /* Monitor protection ON by default */
  197. flash_protect (FLAG_PROTECT_SET,
  198. CONFIG_SYS_MONITOR_BASE,
  199. CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN - 1,
  200. &flash_info[0]);
  201. /* Environment protection ON by default */
  202. flash_protect (FLAG_PROTECT_SET,
  203. CONFIG_ENV_ADDR,
  204. CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
  205. &flash_info[0]);
  206. #ifdef CONFIG_ENV_ADDR_REDUND
  207. /* Redundant environment protection ON by default */
  208. flash_protect (FLAG_PROTECT_SET,
  209. CONFIG_ENV_ADDR_REDUND,
  210. CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
  211. &flash_info[0]);
  212. #endif
  213. #ifdef CONFIG_FSL_DIU_FB
  214. #if defined(CONFIG_SERIAL_MULTI)
  215. set_lcd_brightness(0);
  216. #endif
  217. /* Switch LCD-Backlight and LVDS-Interface on */
  218. setbits_be32(&im->gpio.gpdir, 0x01040000);
  219. clrsetbits_be32(&im->gpio.gpdat, 0x01000000, 0x00040000);
  220. #endif
  221. #if defined(CONFIG_HARD_I2C)
  222. if (!getenv("ethaddr")) {
  223. uchar buf[6];
  224. uchar ifm_oui[3] = { 0, 2, 1, };
  225. int ret;
  226. /* I2C-0 for on-board eeprom */
  227. i2c_set_bus_num(CONFIG_SYS_I2C_EEPROM_BUS_NUM);
  228. /* Read ethaddr from EEPROM */
  229. ret = i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR,
  230. CONFIG_SYS_I2C_EEPROM_MAC_OFFSET, 1, buf, 6);
  231. if (ret != 0) {
  232. printf("Error: Unable to read MAC from I2C"
  233. " EEPROM at address %02X:%02X\n",
  234. CONFIG_SYS_I2C_EEPROM_ADDR,
  235. CONFIG_SYS_I2C_EEPROM_MAC_OFFSET);
  236. return 1;
  237. }
  238. /* Owned by IFM ? */
  239. if (memcmp(buf, ifm_oui, sizeof(ifm_oui))) {
  240. printf("Illegal MAC address in EEPROM: %pM\n", buf);
  241. return 1;
  242. }
  243. eth_setenv_enetaddr("ethaddr", buf);
  244. }
  245. #endif /* defined(CONFIG_HARD_I2C) */
  246. return 0;
  247. }
  248. static iopin_t ioregs_init[] = {
  249. /* FUNC1=LPC_CS4 */
  250. {
  251. offsetof(struct ioctrl512x, io_control_pata_ce1), 1, 0,
  252. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(1) |
  253. IO_PIN_PUE(1) | IO_PIN_ST(0) | IO_PIN_DS(3)
  254. },
  255. /* FUNC3=GPIO10 */
  256. {
  257. offsetof(struct ioctrl512x, io_control_pata_ce2), 1, 0,
  258. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  259. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  260. },
  261. /* FUNC1=CAN3_TX */
  262. {
  263. offsetof(struct ioctrl512x, io_control_pata_isolate), 1, 0,
  264. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  265. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  266. },
  267. /* FUNC3=GPIO14 */
  268. {
  269. offsetof(struct ioctrl512x, io_control_pata_iochrdy), 1, 0,
  270. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  271. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  272. },
  273. /* FUNC2=DIU_LD22 Sets Next 2 to DIU_LD pads */
  274. /* DIU_LD22-DIU_LD23 */
  275. {
  276. offsetof(struct ioctrl512x, io_control_pci_ad31), 2, 0,
  277. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  278. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  279. },
  280. /* FUNC2=USB1_DATA7 Sets Next 12 to USB1 pads */
  281. /* USB1_DATA7-USB1_DATA0, USB1_STOP, USB1_NEXT, USB1_CLK, USB1_DIR */
  282. {
  283. offsetof(struct ioctrl512x, io_control_pci_ad29), 12, 0,
  284. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  285. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  286. },
  287. /* FUNC1=VIU_DATA0 Sets Next 3 to VIU_DATA pads */
  288. /* VIU_DATA0-VIU_DATA2 */
  289. {
  290. offsetof(struct ioctrl512x, io_control_pci_ad17), 3, 0,
  291. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  292. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  293. },
  294. /* FUNC2=FEC_TXD_0 */
  295. {
  296. offsetof(struct ioctrl512x, io_control_pci_ad14), 1, 0,
  297. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  298. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  299. },
  300. /* FUNC1=VIU_DATA3 Sets Next 2 to VIU_DATA pads */
  301. /* VIU_DATA3, VIU_DATA4 */
  302. {
  303. offsetof(struct ioctrl512x, io_control_pci_ad13), 2, 0,
  304. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  305. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  306. },
  307. /* FUNC2=FEC_RXD_1 Sets Next 12 to FEC pads */
  308. /* FEC_RXD_1, FEC_RXD_0, FEC_RX_CLK, FEC_TX_CLK, FEC_RX_ER, FEC_RX_DV */
  309. /* FEC_TX_EN, FEC_TX_ER, FEC_CRS, FEC_MDC, FEC_MDIO, FEC_COL */
  310. {
  311. offsetof(struct ioctrl512x, io_control_pci_ad11), 12, 0,
  312. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  313. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  314. },
  315. /* FUNC2=DIU_LD03 Sets Next 25 to DIU pads */
  316. /* DIU_LD00-DIU_LD21 */
  317. {
  318. offsetof(struct ioctrl512x, io_control_pci_cbe0), 22, 0,
  319. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  320. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(1)
  321. },
  322. /* FUNC2=DIU_CLK Sets Next 3 to DIU pads */
  323. /* DIU_CLK, DIU_VSYNC, DIU_HSYNC */
  324. {
  325. offsetof(struct ioctrl512x, io_control_spdif_txclk), 3, 0,
  326. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  327. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  328. },
  329. /* FUNC2=CAN3_RX */
  330. {
  331. offsetof(struct ioctrl512x, io_control_irq1), 1, 0,
  332. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  333. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  334. },
  335. /* Sets lowest slew on 2 CAN_TX Pins*/
  336. {
  337. offsetof(struct ioctrl512x, io_control_can1_tx), 2, 0,
  338. IO_PIN_FMUX(0) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  339. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  340. },
  341. /* FUNC3=CAN4_TX Sets Next 2 to CAN4 pads */
  342. /* CAN4_TX, CAN4_RX */
  343. {
  344. offsetof(struct ioctrl512x, io_control_j1850_tx), 2, 0,
  345. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  346. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  347. },
  348. /* FUNC3=GPIO8 Sets Next 2 to GPIO pads */
  349. /* GPIO8, GPIO9 */
  350. {
  351. offsetof(struct ioctrl512x, io_control_psc0_0), 2, 0,
  352. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  353. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  354. },
  355. /* FUNC1=FEC_TXD_1 Sets Next 3 to FEC pads */
  356. /* FEC_TXD_1, FEC_TXD_2, FEC_TXD_3 */
  357. {
  358. offsetof(struct ioctrl512x, io_control_psc0_4), 3, 0,
  359. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  360. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  361. },
  362. /* FUNC1=FEC_RXD_3 Sets Next 2 to FEC pads */
  363. /* FEC_RXD_3, FEC_RXD_2 */
  364. {
  365. offsetof(struct ioctrl512x, io_control_psc1_4), 2, 0,
  366. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  367. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  368. },
  369. /* FUNC3=GPIO17 */
  370. {
  371. offsetof(struct ioctrl512x, io_control_psc2_1), 1, 0,
  372. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  373. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  374. },
  375. /* FUNC3=GPIO2/GPT2 Sets Next 3 to GPIO pads */
  376. /* GPIO2, GPIO20, GPIO21 */
  377. {
  378. offsetof(struct ioctrl512x, io_control_psc2_4), 3, 0,
  379. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  380. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  381. },
  382. /* FUNC2=VIU_PIX_CLK */
  383. {
  384. offsetof(struct ioctrl512x, io_control_psc3_4), 1, 0,
  385. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  386. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  387. },
  388. /* FUNC3=GPIO24 Sets Next 2 to GPIO pads */
  389. /* GPIO24, GPIO25 */
  390. {
  391. offsetof(struct ioctrl512x, io_control_psc4_0), 2, 0,
  392. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  393. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  394. },
  395. /* FUNC1=NFC_CE2 */
  396. {
  397. offsetof(struct ioctrl512x, io_control_psc4_4), 1, 0,
  398. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(1) |
  399. IO_PIN_PUE(1) | IO_PIN_ST(0) | IO_PIN_DS(0)
  400. },
  401. /* FUNC2=VIU_DATA5 Sets Next 5 to VIU_DATA pads */
  402. /* VIU_DATA5-VIU_DATA9 */
  403. {
  404. offsetof(struct ioctrl512x, io_control_psc5_0), 5, 0,
  405. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  406. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  407. },
  408. /* FUNC1=LPC_TSIZ1 Sets Next 2 to LPC_TSIZ pads */
  409. /* LPC_TSIZ1-LPC_TSIZ2 */
  410. {
  411. offsetof(struct ioctrl512x, io_control_psc6_0), 2, 0,
  412. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  413. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  414. },
  415. /* FUNC1=LPC_TS */
  416. {
  417. offsetof(struct ioctrl512x, io_control_psc6_4), 1, 0,
  418. IO_PIN_FMUX(1) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  419. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  420. },
  421. /* FUNC3=GPIO16 */
  422. {
  423. offsetof(struct ioctrl512x, io_control_psc7_0), 1, 0,
  424. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  425. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  426. },
  427. /* FUNC3=GPIO18 Sets Next 3 to GPIO pads */
  428. /* GPIO18-GPIO19, GPT7/GPIO7 */
  429. {
  430. offsetof(struct ioctrl512x, io_control_psc7_2), 3, 0,
  431. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  432. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  433. },
  434. /* FUNC3=GPIO0/GPT0 */
  435. {
  436. offsetof(struct ioctrl512x, io_control_psc8_4), 1, 0,
  437. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  438. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  439. },
  440. /* FUNC3=GPIO11 Sets Next 4 to GPIO pads */
  441. /* GPIO11, GPIO2, GPIO12, GPIO13 */
  442. {
  443. offsetof(struct ioctrl512x, io_control_psc10_3), 4, 0,
  444. IO_PIN_FMUX(3) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  445. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(0)
  446. },
  447. /* FUNC2=DIU_DE */
  448. {
  449. offsetof(struct ioctrl512x, io_control_psc11_4), 1, 0,
  450. IO_PIN_FMUX(2) | IO_PIN_HOLD(0) | IO_PIN_PUD(0) |
  451. IO_PIN_PUE(0) | IO_PIN_ST(0) | IO_PIN_DS(3)
  452. }
  453. };
  454. int checkboard (void)
  455. {
  456. volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
  457. puts("Board: PDM360NG\n");
  458. /* initialize function mux & slew rate IO inter alia on IO Pins */
  459. iopin_initialize(ioregs_init, ARRAY_SIZE(ioregs_init));
  460. /* initialize IO_CONTROL_GP (GPIO/GPT-mux-register) */
  461. setbits_be32(&im->io_ctrl.io_control_gp,
  462. (1 << 0) | /* GP_MUX7->GPIO7 */
  463. (1 << 5)); /* GP_MUX2->GPIO2 */
  464. /* configure GPIO24 (VIU_CE), output/high */
  465. setbits_be32(&im->gpio.gpdir, 0x80);
  466. setbits_be32(&im->gpio.gpdat, 0x80);
  467. return 0;
  468. }
  469. #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
  470. #ifdef CONFIG_FDT_FIXUP_PARTITIONS
  471. struct node_info nodes[] = {
  472. { "fsl,mpc5121-nfc", MTD_DEV_TYPE_NAND, },
  473. { "cfi-flash", MTD_DEV_TYPE_NOR, },
  474. };
  475. #endif
  476. #if defined(CONFIG_VIDEO)
  477. /*
  478. * EDID block has been generated using Phoenix EDID Designer 1.3.
  479. * This tool creates a text file containing:
  480. *
  481. * EDID BYTES:
  482. * 0x 00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F
  483. * ------------------------------------------------
  484. * 00 | 00 FF FF FF FF FF FF 00 42 C9 34 12 01 00 00 00
  485. * 10 | 0A 0C 01 03 80 98 5B 78 CA 7E 50 A0 58 4E 96 25
  486. * 20 | 1E 50 54 00 00 00 01 01 01 01 01 01 01 01 01 01
  487. * 30 | 01 01 01 01 01 01 80 0C 20 00 31 E0 2D 10 2A 80
  488. * 40 | 12 08 30 E4 10 00 00 18 00 00 00 FD 00 38 3C 1F
  489. * 50 | 3C 04 0A 20 20 20 20 20 20 20 00 00 00 FF 00 50
  490. * 60 | 4D 30 37 30 57 4C 33 0A 0A 0A 0A 0A 00 00 00 FF
  491. * 70 | 00 41 30 30 30 30 30 30 30 30 30 30 30 31 00 D4
  492. *
  493. * Then this data has been manually converted to the char
  494. * array below.
  495. */
  496. static unsigned char edid_buf[128] = {
  497. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00,
  498. 0x42, 0xC9, 0x34, 0x12, 0x01, 0x00, 0x00, 0x00,
  499. 0x0A, 0x0C, 0x01, 0x03, 0x80, 0x98, 0x5B, 0x78,
  500. 0xCA, 0x7E, 0x50, 0xA0, 0x58, 0x4E, 0x96, 0x25,
  501. 0x1E, 0x50, 0x54, 0x00, 0x00, 0x00, 0x01, 0x01,
  502. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  503. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x80, 0x0C,
  504. 0x20, 0x00, 0x31, 0xE0, 0x2D, 0x10, 0x2A, 0x80,
  505. 0x12, 0x08, 0x30, 0xE4, 0x10, 0x00, 0x00, 0x18,
  506. 0x00, 0x00, 0x00, 0xFD, 0x00, 0x38, 0x3C, 0x1F,
  507. 0x3C, 0x04, 0x0A, 0x20, 0x20, 0x20, 0x20, 0x20,
  508. 0x20, 0x20, 0x00, 0x00, 0x00, 0xFF, 0x00, 0x50,
  509. 0x4D, 0x30, 0x37, 0x30, 0x57, 0x4C, 0x33, 0x0A,
  510. 0x0A, 0x0A, 0x0A, 0x0A, 0x00, 0x00, 0x00, 0xFF,
  511. 0x00, 0x41, 0x30, 0x30, 0x30, 0x30, 0x30, 0x30,
  512. 0x30, 0x30, 0x30, 0x30, 0x30, 0x31, 0x00, 0xD4,
  513. };
  514. #endif
  515. void ft_board_setup(void *blob, bd_t *bd)
  516. {
  517. u32 val[8];
  518. int rc, i = 0;
  519. ft_cpu_setup(blob, bd);
  520. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  521. #ifdef CONFIG_FDT_FIXUP_PARTITIONS
  522. fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
  523. #endif
  524. #if defined(CONFIG_VIDEO)
  525. fdt_add_edid(blob, "fsl,mpc5121-diu", edid_buf);
  526. #endif
  527. /* Fixup NOR FLASH mapping */
  528. val[i++] = 0; /* chip select number */
  529. val[i++] = 0; /* always 0 */
  530. val[i++] = gd->bd->bi_flashstart;
  531. val[i++] = gd->bd->bi_flashsize;
  532. /* Fixup MRAM mapping */
  533. val[i++] = 2; /* chip select number */
  534. val[i++] = 0; /* always 0 */
  535. val[i++] = CONFIG_SYS_MRAM_BASE;
  536. val[i++] = CONFIG_SYS_MRAM_SIZE;
  537. rc = fdt_find_and_setprop(blob, "/localbus", "ranges",
  538. val, i * sizeof(u32), 1);
  539. if (rc)
  540. printf("Unable to update localbus ranges, err=%s\n",
  541. fdt_strerror(rc));
  542. /* Fixup reg property in NOR Flash node */
  543. i = 0;
  544. val[i++] = 0; /* always 0 */
  545. val[i++] = 0; /* start at offset 0 */
  546. val[i++] = flash_info[0].size; /* size of Bank 0 */
  547. /* Second Bank available? */
  548. if (flash_info[1].size > 0) {
  549. val[i++] = 0; /* always 0 */
  550. val[i++] = flash_info[0].size; /* offset of Bank 1 */
  551. val[i++] = flash_info[1].size; /* size of Bank 1 */
  552. }
  553. rc = fdt_find_and_setprop(blob, "/localbus/flash", "reg",
  554. val, i * sizeof(u32), 1);
  555. if (rc)
  556. printf("Unable to update flash reg property, err=%s\n",
  557. fdt_strerror(rc));
  558. }
  559. #endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */
  560. #if defined(CONFIG_SERIAL_MULTI)
  561. /*
  562. * If argument is NULL, set the LCD brightness to the
  563. * value from "brightness" environment variable. Set
  564. * the LCD brightness to the value specified by the
  565. * argument otherwise. Default brightness is zero.
  566. */
  567. #define MAX_BRIGHTNESS 99
  568. static int set_lcd_brightness(char *brightness)
  569. {
  570. struct stdio_dev *cop_port;
  571. char *env;
  572. char cmd_buf[20];
  573. int val = 0;
  574. int cs = 0;
  575. int len, i;
  576. if (brightness) {
  577. val = simple_strtol(brightness, NULL, 10);
  578. } else {
  579. env = getenv("brightness");
  580. if (env)
  581. val = simple_strtol(env, NULL, 10);
  582. }
  583. if (val < 0)
  584. val = 0;
  585. if (val > MAX_BRIGHTNESS)
  586. val = MAX_BRIGHTNESS;
  587. sprintf(cmd_buf, "$SB;%04d;", val);
  588. len = strlen(cmd_buf);
  589. for (i = 1; i <= len; i++)
  590. cs += cmd_buf[i];
  591. cs = (~cs + 1) & 0xff;
  592. sprintf(cmd_buf + len, "%02X\n", cs);
  593. /* IO Coprocessor communication */
  594. cop_port = open_port(4, CONFIG_SYS_PDM360NG_COPROC_BAUDRATE);
  595. if (!cop_port) {
  596. printf("Error: Can't open IO Coprocessor port.\n");
  597. return -1;
  598. }
  599. debug("%s: cmd: %s", __func__, cmd_buf);
  600. write_port(cop_port, cmd_buf);
  601. /*
  602. * Wait for transmission and maybe response data
  603. * before closing the port.
  604. */
  605. udelay(CONFIG_SYS_PDM360NG_COPROC_READ_DELAY);
  606. memset(cmd_buf, 0, sizeof(cmd_buf));
  607. len = read_port(cop_port, cmd_buf, sizeof(cmd_buf));
  608. if (len)
  609. printf("Error: %s\n", cmd_buf);
  610. close_port(4);
  611. return 0;
  612. }
  613. static int cmd_lcd_brightness(cmd_tbl_t *cmdtp, int flag,
  614. int argc, char * const argv[])
  615. {
  616. if (argc < 2)
  617. return cmd_usage(cmdtp);
  618. return set_lcd_brightness(argv[1]);
  619. }
  620. U_BOOT_CMD(lcdbr, 2, 1, cmd_lcd_brightness,
  621. "set LCD brightness",
  622. "<brightness> - set LCD backlight level to <brightness>.\n"
  623. );
  624. #endif /* CONFIG_SERIAL_MULTI */