pip405.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * (C) Copyright 2001
  3. * Denis Peter, MPL AG Switzerland, d.peter@mpl.ch
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. *
  24. * TODO: clean-up
  25. */
  26. #include <common.h>
  27. #include "pip405.h"
  28. #include <asm/processor.h>
  29. #include <i2c.h>
  30. #include <stdio_dev.h>
  31. #include "../common/isa.h"
  32. #include "../common/common_util.h"
  33. DECLARE_GLOBAL_DATA_PTR;
  34. #undef SDRAM_DEBUG
  35. #define FALSE 0
  36. #define TRUE 1
  37. /* stdlib.h causes some compatibility problems; should fixe these! -- wd */
  38. #ifndef __ldiv_t_defined
  39. typedef struct {
  40. long int quot; /* Quotient */
  41. long int rem; /* Remainder */
  42. } ldiv_t;
  43. extern ldiv_t ldiv (long int __numer, long int __denom);
  44. # define __ldiv_t_defined 1
  45. #endif
  46. typedef enum {
  47. SDRAM_NO_ERR,
  48. SDRAM_SPD_COMM_ERR,
  49. SDRAM_SPD_CHKSUM_ERR,
  50. SDRAM_UNSUPPORTED_ERR,
  51. SDRAM_UNKNOWN_ERR
  52. } SDRAM_ERR;
  53. typedef struct {
  54. const unsigned char mode;
  55. const unsigned char row;
  56. const unsigned char col;
  57. const unsigned char bank;
  58. } SDRAM_SETUP;
  59. static const SDRAM_SETUP sdram_setup_table[] = {
  60. {1, 11, 9, 2},
  61. {1, 11, 10, 2},
  62. {2, 12, 9, 4},
  63. {2, 12, 10, 4},
  64. {3, 13, 9, 4},
  65. {3, 13, 10, 4},
  66. {3, 13, 11, 4},
  67. {4, 12, 8, 2},
  68. {4, 12, 8, 4},
  69. {5, 11, 8, 2},
  70. {5, 11, 8, 4},
  71. {6, 13, 8, 2},
  72. {6, 13, 8, 4},
  73. {7, 13, 9, 2},
  74. {7, 13, 10, 2},
  75. {0, 0, 0, 0}
  76. };
  77. static const unsigned char cal_indextable[] = {
  78. 9, 23, 25
  79. };
  80. /*
  81. * translate ns.ns/10 coding of SPD timing values
  82. * into 10 ps unit values
  83. */
  84. unsigned short NS10to10PS (unsigned char spd_byte, unsigned char spd_version)
  85. {
  86. unsigned short ns, ns10;
  87. /* isolate upper nibble */
  88. ns = (spd_byte >> 4) & 0x0F;
  89. /* isolate lower nibble */
  90. ns10 = (spd_byte & 0x0F);
  91. return (ns * 100 + ns10 * 10);
  92. }
  93. /*
  94. * translate ns.ns/4 coding of SPD timing values
  95. * into 10 ps unit values
  96. */
  97. unsigned short NS4to10PS (unsigned char spd_byte, unsigned char spd_version)
  98. {
  99. unsigned short ns, ns4;
  100. /* isolate upper 6 bits */
  101. ns = (spd_byte >> 2) & 0x3F;
  102. /* isloate lower 2 bits */
  103. ns4 = (spd_byte & 0x03);
  104. return (ns * 100 + ns4 * 25);
  105. }
  106. /*
  107. * translate ns coding of SPD timing values
  108. * into 10 ps unit values
  109. */
  110. unsigned short NSto10PS (unsigned char spd_byte)
  111. {
  112. return (spd_byte * 100);
  113. }
  114. void SDRAM_err (const char *s)
  115. {
  116. #ifndef SDRAM_DEBUG
  117. (void) get_clocks ();
  118. gd->baudrate = 9600;
  119. serial_init ();
  120. #endif
  121. serial_puts ("\n");
  122. serial_puts (s);
  123. serial_puts ("\n enable SDRAM_DEBUG for more info\n");
  124. for (;;);
  125. }
  126. #ifdef SDRAM_DEBUG
  127. void write_hex (unsigned char i)
  128. {
  129. char cc;
  130. cc = i >> 4;
  131. cc &= 0xf;
  132. if (cc > 9)
  133. serial_putc (cc + 55);
  134. else
  135. serial_putc (cc + 48);
  136. cc = i & 0xf;
  137. if (cc > 9)
  138. serial_putc (cc + 55);
  139. else
  140. serial_putc (cc + 48);
  141. }
  142. void write_4hex (unsigned long val)
  143. {
  144. write_hex ((unsigned char) (val >> 24));
  145. write_hex ((unsigned char) (val >> 16));
  146. write_hex ((unsigned char) (val >> 8));
  147. write_hex ((unsigned char) val);
  148. }
  149. #endif
  150. int board_early_init_f (void)
  151. {
  152. unsigned char dataout[1];
  153. unsigned char datain[128];
  154. unsigned long sdram_size = 0;
  155. SDRAM_SETUP *t = (SDRAM_SETUP *) sdram_setup_table;
  156. unsigned long memclk;
  157. unsigned long tmemclk = 0;
  158. unsigned long tmp, bank, baseaddr, bank_size;
  159. unsigned short i;
  160. unsigned char rows, cols, banks, sdram_banks, density;
  161. unsigned char supported_cal, trp_clocks, trcd_clocks, tras_clocks,
  162. trc_clocks, tctp_clocks;
  163. unsigned char cal_index, cal_val, spd_version, spd_chksum;
  164. unsigned char buf[8];
  165. /* set up the config port */
  166. mtdcr (EBC0_CFGADDR, PB7AP);
  167. mtdcr (EBC0_CFGDATA, CONFIG_PORT_AP);
  168. mtdcr (EBC0_CFGADDR, PB7CR);
  169. mtdcr (EBC0_CFGDATA, CONFIG_PORT_CR);
  170. memclk = get_bus_freq (tmemclk);
  171. tmemclk = 1000000000 / (memclk / 100); /* in 10 ps units */
  172. #ifdef SDRAM_DEBUG
  173. (void) get_clocks ();
  174. gd->baudrate = 9600;
  175. serial_init ();
  176. serial_puts ("\nstart SDRAM Setup\n");
  177. #endif
  178. /* Read Serial Presence Detect Information */
  179. i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  180. dataout[0] = 0;
  181. for (i = 0; i < 128; i++)
  182. datain[i] = 127;
  183. i2c_read(SPD_EEPROM_ADDRESS,0,1,datain,128);
  184. #ifdef SDRAM_DEBUG
  185. serial_puts ("\ni2c_read returns ");
  186. write_hex (i);
  187. serial_puts ("\n");
  188. #endif
  189. #ifdef SDRAM_DEBUG
  190. for (i = 0; i < 128; i++) {
  191. write_hex (datain[i]);
  192. serial_puts (" ");
  193. if (((i + 1) % 16) == 0)
  194. serial_puts ("\n");
  195. }
  196. serial_puts ("\n");
  197. #endif
  198. spd_chksum = 0;
  199. for (i = 0; i < 63; i++) {
  200. spd_chksum += datain[i];
  201. } /* endfor */
  202. if (datain[63] != spd_chksum) {
  203. #ifdef SDRAM_DEBUG
  204. serial_puts ("SPD chksum: 0x");
  205. write_hex (datain[63]);
  206. serial_puts (" != calc. chksum: 0x");
  207. write_hex (spd_chksum);
  208. serial_puts ("\n");
  209. #endif
  210. SDRAM_err ("SPD checksum Error");
  211. }
  212. /* SPD seems to be ok, use it */
  213. /* get SPD version */
  214. spd_version = datain[62];
  215. /* do some sanity checks on the kind of RAM */
  216. if ((datain[0] < 0x80) || /* less than 128 valid bytes in SPD */
  217. (datain[2] != 0x04) || /* if not SDRAM */
  218. (!((datain[6] == 0x40) || (datain[6] == 0x48))) || /* or not (64 Bit or 72 Bit) */
  219. (datain[7] != 0x00) || (datain[8] != 0x01) || /* or not LVTTL signal levels */
  220. (datain[126] == 0x66)) /* or a 66MHz modules */
  221. SDRAM_err ("unsupported SDRAM");
  222. #ifdef SDRAM_DEBUG
  223. serial_puts ("SDRAM sanity ok\n");
  224. #endif
  225. /* get number of rows/cols/banks out of byte 3+4+5 */
  226. rows = datain[3];
  227. cols = datain[4];
  228. banks = datain[5];
  229. /* get number of SDRAM banks out of byte 17 and
  230. supported CAS latencies out of byte 18 */
  231. sdram_banks = datain[17];
  232. supported_cal = datain[18] & ~0x81;
  233. while (t->mode != 0) {
  234. if ((t->row == rows) && (t->col == cols)
  235. && (t->bank == sdram_banks))
  236. break;
  237. t++;
  238. } /* endwhile */
  239. #ifdef SDRAM_DEBUG
  240. serial_puts ("rows: ");
  241. write_hex (rows);
  242. serial_puts (" cols: ");
  243. write_hex (cols);
  244. serial_puts (" banks: ");
  245. write_hex (banks);
  246. serial_puts (" mode: ");
  247. write_hex (t->mode);
  248. serial_puts ("\n");
  249. #endif
  250. if (t->mode == 0)
  251. SDRAM_err ("unsupported SDRAM");
  252. /* get tRP, tRCD, tRAS and density from byte 27+29+30+31 */
  253. #ifdef SDRAM_DEBUG
  254. serial_puts ("tRP: ");
  255. write_hex (datain[27]);
  256. serial_puts ("\ntRCD: ");
  257. write_hex (datain[29]);
  258. serial_puts ("\ntRAS: ");
  259. write_hex (datain[30]);
  260. serial_puts ("\n");
  261. #endif
  262. trp_clocks = (NSto10PS (datain[27]) + (tmemclk - 1)) / tmemclk;
  263. trcd_clocks = (NSto10PS (datain[29]) + (tmemclk - 1)) / tmemclk;
  264. tras_clocks = (NSto10PS (datain[30]) + (tmemclk - 1)) / tmemclk;
  265. density = datain[31];
  266. /* trc_clocks is sum of trp_clocks + tras_clocks */
  267. trc_clocks = trp_clocks + tras_clocks;
  268. /* ctp = ((trp + tras) - trp - trcd) => tras - trcd */
  269. tctp_clocks =
  270. ((NSto10PS (datain[30]) - NSto10PS (datain[29])) +
  271. (tmemclk - 1)) / tmemclk;
  272. #ifdef SDRAM_DEBUG
  273. serial_puts ("c_RP: ");
  274. write_hex (trp_clocks);
  275. serial_puts ("\nc_RCD: ");
  276. write_hex (trcd_clocks);
  277. serial_puts ("\nc_RAS: ");
  278. write_hex (tras_clocks);
  279. serial_puts ("\nc_RC: (RP+RAS): ");
  280. write_hex (trc_clocks);
  281. serial_puts ("\nc_CTP: ((RP+RAS)-RP-RCD): ");
  282. write_hex (tctp_clocks);
  283. serial_puts ("\nt_CTP: RAS - RCD: ");
  284. write_hex ((unsigned
  285. char) ((NSto10PS (datain[30]) -
  286. NSto10PS (datain[29])) >> 8));
  287. write_hex ((unsigned char) (NSto10PS (datain[30]) - NSto10PS (datain[29])));
  288. serial_puts ("\ntmemclk: ");
  289. write_hex ((unsigned char) (tmemclk >> 8));
  290. write_hex ((unsigned char) (tmemclk));
  291. serial_puts ("\n");
  292. #endif
  293. cal_val = 255;
  294. for (i = 6, cal_index = 0; (i > 0) && (cal_index < 3); i--) {
  295. /* is this CAS latency supported ? */
  296. if ((supported_cal >> i) & 0x01) {
  297. buf[0] = datain[cal_indextable[cal_index]];
  298. if (cal_index < 2) {
  299. if (NS10to10PS (buf[0], spd_version) <= tmemclk)
  300. cal_val = i;
  301. } else {
  302. /* SPD bytes 25+26 have another format */
  303. if (NS4to10PS (buf[0], spd_version) <= tmemclk)
  304. cal_val = i;
  305. } /* endif */
  306. cal_index++;
  307. } /* endif */
  308. } /* endfor */
  309. #ifdef SDRAM_DEBUG
  310. serial_puts ("CAL: ");
  311. write_hex (cal_val + 1);
  312. serial_puts ("\n");
  313. #endif
  314. if (cal_val == 255)
  315. SDRAM_err ("unsupported SDRAM");
  316. /* get SDRAM timing register */
  317. mtdcr (SDRAM0_CFGADDR, SDRAM0_TR);
  318. tmp = mfdcr (SDRAM0_CFGDATA) & ~0x018FC01F;
  319. /* insert CASL value */
  320. /* tmp |= ((unsigned long)cal_val) << 23; */
  321. tmp |= ((unsigned long) cal_val) << 23;
  322. /* insert PTA value */
  323. tmp |= ((unsigned long) (trp_clocks - 1)) << 18;
  324. /* insert CTP value */
  325. /* tmp |= ((unsigned long)(trc_clocks - trp_clocks - trcd_clocks - 1)) << 16; */
  326. tmp |= ((unsigned long) (trc_clocks - trp_clocks - trcd_clocks)) << 16;
  327. /* insert LDF (always 01) */
  328. tmp |= ((unsigned long) 0x01) << 14;
  329. /* insert RFTA value */
  330. tmp |= ((unsigned long) (trc_clocks - 4)) << 2;
  331. /* insert RCD value */
  332. tmp |= ((unsigned long) (trcd_clocks - 1)) << 0;
  333. #ifdef SDRAM_DEBUG
  334. serial_puts ("sdtr: ");
  335. write_4hex (tmp);
  336. serial_puts ("\n");
  337. #endif
  338. /* write SDRAM timing register */
  339. mtdcr (SDRAM0_CFGADDR, SDRAM0_TR);
  340. mtdcr (SDRAM0_CFGDATA, tmp);
  341. baseaddr = CONFIG_SYS_SDRAM_BASE;
  342. bank_size = (((unsigned long) density) << 22) / 2;
  343. /* insert AM value */
  344. tmp = ((unsigned long) t->mode - 1) << 13;
  345. /* insert SZ value; */
  346. switch (bank_size) {
  347. case 0x00400000:
  348. tmp |= ((unsigned long) 0x00) << 17;
  349. break;
  350. case 0x00800000:
  351. tmp |= ((unsigned long) 0x01) << 17;
  352. break;
  353. case 0x01000000:
  354. tmp |= ((unsigned long) 0x02) << 17;
  355. break;
  356. case 0x02000000:
  357. tmp |= ((unsigned long) 0x03) << 17;
  358. break;
  359. case 0x04000000:
  360. tmp |= ((unsigned long) 0x04) << 17;
  361. break;
  362. case 0x08000000:
  363. tmp |= ((unsigned long) 0x05) << 17;
  364. break;
  365. case 0x10000000:
  366. tmp |= ((unsigned long) 0x06) << 17;
  367. break;
  368. default:
  369. SDRAM_err ("unsupported SDRAM");
  370. } /* endswitch */
  371. /* get SDRAM bank 0 register */
  372. mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR);
  373. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  374. bank |= (baseaddr | tmp | 0x01);
  375. #ifdef SDRAM_DEBUG
  376. serial_puts ("bank0: baseaddr: ");
  377. write_4hex (baseaddr);
  378. serial_puts (" banksize: ");
  379. write_4hex (bank_size);
  380. serial_puts (" mb0cf: ");
  381. write_4hex (bank);
  382. serial_puts ("\n");
  383. #endif
  384. baseaddr += bank_size;
  385. sdram_size += bank_size;
  386. /* write SDRAM bank 0 register */
  387. mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR);
  388. mtdcr (SDRAM0_CFGDATA, bank);
  389. /* get SDRAM bank 1 register */
  390. mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR);
  391. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  392. sdram_size = 0;
  393. #ifdef SDRAM_DEBUG
  394. serial_puts ("bank1: baseaddr: ");
  395. write_4hex (baseaddr);
  396. serial_puts (" banksize: ");
  397. write_4hex (bank_size);
  398. #endif
  399. if (banks == 2) {
  400. bank |= (baseaddr | tmp | 0x01);
  401. baseaddr += bank_size;
  402. sdram_size += bank_size;
  403. } /* endif */
  404. #ifdef SDRAM_DEBUG
  405. serial_puts (" mb1cf: ");
  406. write_4hex (bank);
  407. serial_puts ("\n");
  408. #endif
  409. /* write SDRAM bank 1 register */
  410. mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR);
  411. mtdcr (SDRAM0_CFGDATA, bank);
  412. /* get SDRAM bank 2 register */
  413. mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR);
  414. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  415. bank |= (baseaddr | tmp | 0x01);
  416. #ifdef SDRAM_DEBUG
  417. serial_puts ("bank2: baseaddr: ");
  418. write_4hex (baseaddr);
  419. serial_puts (" banksize: ");
  420. write_4hex (bank_size);
  421. serial_puts (" mb2cf: ");
  422. write_4hex (bank);
  423. serial_puts ("\n");
  424. #endif
  425. baseaddr += bank_size;
  426. sdram_size += bank_size;
  427. /* write SDRAM bank 2 register */
  428. mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR);
  429. mtdcr (SDRAM0_CFGDATA, bank);
  430. /* get SDRAM bank 3 register */
  431. mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR);
  432. bank = mfdcr (SDRAM0_CFGDATA) & ~0xFFCEE001;
  433. #ifdef SDRAM_DEBUG
  434. serial_puts ("bank3: baseaddr: ");
  435. write_4hex (baseaddr);
  436. serial_puts (" banksize: ");
  437. write_4hex (bank_size);
  438. #endif
  439. if (banks == 2) {
  440. bank |= (baseaddr | tmp | 0x01);
  441. baseaddr += bank_size;
  442. sdram_size += bank_size;
  443. }
  444. /* endif */
  445. #ifdef SDRAM_DEBUG
  446. serial_puts (" mb3cf: ");
  447. write_4hex (bank);
  448. serial_puts ("\n");
  449. #endif
  450. /* write SDRAM bank 3 register */
  451. mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR);
  452. mtdcr (SDRAM0_CFGDATA, bank);
  453. /* get SDRAM refresh interval register */
  454. mtdcr (SDRAM0_CFGADDR, SDRAM0_RTR);
  455. tmp = mfdcr (SDRAM0_CFGDATA) & ~0x3FF80000;
  456. if (tmemclk < NSto10PS (16))
  457. tmp |= 0x05F00000;
  458. else
  459. tmp |= 0x03F80000;
  460. /* write SDRAM refresh interval register */
  461. mtdcr (SDRAM0_CFGADDR, SDRAM0_RTR);
  462. mtdcr (SDRAM0_CFGDATA, tmp);
  463. /* enable SDRAM controller with no ECC, 32-bit SDRAM width, 16 byte burst */
  464. mtdcr (SDRAM0_CFGADDR, SDRAM0_CFG);
  465. tmp = (mfdcr (SDRAM0_CFGDATA) & ~0xFFE00000) | 0x80E00000;
  466. mtdcr (SDRAM0_CFGADDR, SDRAM0_CFG);
  467. mtdcr (SDRAM0_CFGDATA, tmp);
  468. /*-------------------------------------------------------------------------+
  469. | Interrupt controller setup for the PIP405 board.
  470. | Note: IRQ 0-15 405GP internally generated; active high; level sensitive
  471. | IRQ 16 405GP internally generated; active low; level sensitive
  472. | IRQ 17-24 RESERVED
  473. | IRQ 25 (EXT IRQ 0) SouthBridg; active low; level sensitive
  474. | IRQ 26 (EXT IRQ 1) NMI: active low; level sensitive
  475. | IRQ 27 (EXT IRQ 2) SMI: active Low; level sensitive
  476. | IRQ 28 (EXT IRQ 3) PCI SLOT 3; active low; level sensitive
  477. | IRQ 29 (EXT IRQ 4) PCI SLOT 2; active low; level sensitive
  478. | IRQ 30 (EXT IRQ 5) PCI SLOT 1; active low; level sensitive
  479. | IRQ 31 (EXT IRQ 6) PCI SLOT 0; active low; level sensitive
  480. | Note for PIP405 board:
  481. | An interrupt taken for the SouthBridge (IRQ 25) indicates that
  482. | the Interrupt Controller in the South Bridge has caused the
  483. | interrupt. The IC must be read to determine which device
  484. | caused the interrupt.
  485. |
  486. +-------------------------------------------------------------------------*/
  487. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  488. mtdcr (UIC0ER, 0x00000000); /* disable all ints */
  489. mtdcr (UIC0CR, 0x00000000); /* set all to be non-critical (for now) */
  490. mtdcr (UIC0PR, 0xFFFFFF80); /* set int polarities */
  491. mtdcr (UIC0TR, 0x10000000); /* set int trigger levels */
  492. mtdcr (UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest priority */
  493. mtdcr (UIC0SR, 0xFFFFFFFF); /* clear all ints */
  494. return 0;
  495. }
  496. /* ------------------------------------------------------------------------- */
  497. /*
  498. * Check Board Identity:
  499. */
  500. int checkboard (void)
  501. {
  502. char s[50];
  503. unsigned char bc;
  504. int i;
  505. backup_t *b = (backup_t *) s;
  506. puts ("Board: ");
  507. i = getenv_f("serial#", (char *)s, 32);
  508. if ((i == 0) || strncmp ((char *)s, "PIP405", 6)) {
  509. get_backup_values (b);
  510. if (strncmp (b->signature, "MPL\0", 4) != 0) {
  511. puts ("### No HW ID - assuming PIP405");
  512. } else {
  513. b->serial_name[6] = 0;
  514. printf ("%s SN: %s", b->serial_name,
  515. &b->serial_name[7]);
  516. }
  517. } else {
  518. s[6] = 0;
  519. printf ("%s SN: %s", s, &s[7]);
  520. }
  521. bc = in8 (CONFIG_PORT_ADDR);
  522. printf (" Boot Config: 0x%x\n", bc);
  523. return (0);
  524. }
  525. /* ------------------------------------------------------------------------- */
  526. /* ------------------------------------------------------------------------- */
  527. /*
  528. initdram(int board_type) reads EEPROM via I2c. EEPROM contains all of
  529. the necessary info for SDRAM controller configuration
  530. */
  531. /* ------------------------------------------------------------------------- */
  532. /* ------------------------------------------------------------------------- */
  533. static int test_dram (unsigned long ramsize);
  534. phys_size_t initdram (int board_type)
  535. {
  536. unsigned long bank_reg[4], tmp, bank_size;
  537. int i, ds;
  538. unsigned long TotalSize;
  539. ds = 0;
  540. /* since the DRAM controller is allready set up,
  541. * calculate the size with the bank registers
  542. */
  543. mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR);
  544. bank_reg[0] = mfdcr (SDRAM0_CFGDATA);
  545. mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR);
  546. bank_reg[1] = mfdcr (SDRAM0_CFGDATA);
  547. mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR);
  548. bank_reg[2] = mfdcr (SDRAM0_CFGDATA);
  549. mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR);
  550. bank_reg[3] = mfdcr (SDRAM0_CFGDATA);
  551. TotalSize = 0;
  552. for (i = 0; i < 4; i++) {
  553. if ((bank_reg[i] & 0x1) == 0x1) {
  554. tmp = (bank_reg[i] >> 17) & 0x7;
  555. bank_size = 4 << tmp;
  556. TotalSize += bank_size;
  557. } else
  558. ds = 1;
  559. }
  560. if (ds == 1)
  561. printf ("single-sided DIMM ");
  562. else
  563. printf ("double-sided DIMM ");
  564. test_dram (TotalSize * 1024 * 1024);
  565. /* bank 2 (SDRAM Clock 2) is not usable if 133MHz SDRAM IF */
  566. (void) get_clocks();
  567. if (gd->cpu_clk > 220000000)
  568. TotalSize /= 2;
  569. return (TotalSize * 1024 * 1024);
  570. }
  571. /* ------------------------------------------------------------------------- */
  572. static int test_dram (unsigned long ramsize)
  573. {
  574. /* not yet implemented */
  575. return (1);
  576. }
  577. extern flash_info_t flash_info[]; /* info for FLASH chips */
  578. int misc_init_r (void)
  579. {
  580. /* adjust flash start and size as well as the offset */
  581. gd->bd->bi_flashstart=0-flash_info[0].size;
  582. gd->bd->bi_flashsize=flash_info[0].size-CONFIG_SYS_MONITOR_LEN;
  583. gd->bd->bi_flashoffset=0;
  584. /* if PIP405 has booted from PCI, reset CCR0[24] as described in errata PCI_18 */
  585. if (mfdcr(CPC0_PSR) & PSR_ROM_LOC)
  586. mtspr(SPRN_CCR0, (mfspr(SPRN_CCR0) & ~0x80));
  587. return (0);
  588. }
  589. /***************************************************************************
  590. * some helping routines
  591. */
  592. int overwrite_console (void)
  593. {
  594. return (in8 (CONFIG_PORT_ADDR) & 0x1); /* return TRUE if console should be overwritten */
  595. }
  596. extern int isa_init (void);
  597. void print_pip405_rev (void)
  598. {
  599. unsigned char part, vers, cfg;
  600. part = in8 (PLD_PART_REG);
  601. vers = in8 (PLD_VERS_REG);
  602. cfg = in8 (PLD_BOARD_CFG_REG);
  603. printf ("Rev: PIP405-%d Rev %c PLD%d %d PLD%d %d\n",
  604. 16 - ((cfg >> 4) & 0xf), (cfg & 0xf) + 'A', part & 0xf,
  605. vers & 0xf, (part >> 4) & 0xf, (vers >> 4) & 0xf);
  606. }
  607. extern void check_env(void);
  608. int last_stage_init (void)
  609. {
  610. print_pip405_rev ();
  611. isa_init ();
  612. stdio_print_current_devices ();
  613. check_env();
  614. return 0;
  615. }
  616. /************************************************************************
  617. * Print PIP405 Info
  618. ************************************************************************/
  619. void print_pip405_info (void)
  620. {
  621. unsigned char part, vers, cfg, ledu, sysman, flashcom, can, serpwr,
  622. compwr, nicvga, scsirst;
  623. part = in8 (PLD_PART_REG);
  624. vers = in8 (PLD_VERS_REG);
  625. cfg = in8 (PLD_BOARD_CFG_REG);
  626. ledu = in8 (PLD_LED_USER_REG);
  627. sysman = in8 (PLD_SYS_MAN_REG);
  628. flashcom = in8 (PLD_FLASH_COM_REG);
  629. can = in8 (PLD_CAN_REG);
  630. serpwr = in8 (PLD_SER_PWR_REG);
  631. compwr = in8 (PLD_COM_PWR_REG);
  632. nicvga = in8 (PLD_NIC_VGA_REG);
  633. scsirst = in8 (PLD_SCSI_RST_REG);
  634. printf ("PLD Part %d version %d\n",
  635. part & 0xf, vers & 0xf);
  636. printf ("PLD Part %d version %d\n",
  637. (part >> 4) & 0xf, (vers >> 4) & 0xf);
  638. printf ("Board Revision %c\n", (cfg & 0xf) + 'A');
  639. printf ("Population Options %d %d %d %d\n",
  640. (cfg >> 4) & 0x1, (cfg >> 5) & 0x1,
  641. (cfg >> 6) & 0x1, (cfg >> 7) & 0x1);
  642. printf ("User LED0 %s User LED1 %s\n",
  643. ((ledu & 0x1) == 0x1) ? "on" : "off",
  644. ((ledu & 0x2) == 0x2) ? "on" : "off");
  645. printf ("Additionally Options %d %d\n",
  646. (ledu >> 2) & 0x1, (ledu >> 3) & 0x1);
  647. printf ("User Config Switch %d %d %d %d\n",
  648. (ledu >> 4) & 0x1, (ledu >> 5) & 0x1,
  649. (ledu >> 6) & 0x1, (ledu >> 7) & 0x1);
  650. switch (sysman & 0x3) {
  651. case 0:
  652. printf ("PCI Clocks are running\n");
  653. break;
  654. case 1:
  655. printf ("PCI Clocks are stopped in POS State\n");
  656. break;
  657. case 2:
  658. printf ("PCI Clocks are stopped when PCI_STP# is asserted\n");
  659. break;
  660. case 3:
  661. printf ("PCI Clocks are stopped\n");
  662. break;
  663. }
  664. switch ((sysman >> 2) & 0x3) {
  665. case 0:
  666. printf ("Main Clocks are running\n");
  667. break;
  668. case 1:
  669. printf ("Main Clocks are stopped in POS State\n");
  670. break;
  671. case 2:
  672. case 3:
  673. printf ("PCI Clocks are stopped\n");
  674. break;
  675. }
  676. printf ("INIT asserts %sINT2# (SMI)\n",
  677. ((sysman & 0x10) == 0x10) ? "" : "not ");
  678. printf ("INIT asserts %sINT1# (NMI)\n",
  679. ((sysman & 0x20) == 0x20) ? "" : "not ");
  680. printf ("INIT occured %d\n", (sysman >> 6) & 0x1);
  681. printf ("SER1 is routed to %s\n",
  682. ((flashcom & 0x1) == 0x1) ? "RS485" : "RS232");
  683. printf ("COM2 is routed to %s\n",
  684. ((flashcom & 0x2) == 0x2) ? "RS485" : "RS232");
  685. printf ("RS485 is configured as %s duplex\n",
  686. ((flashcom & 0x4) == 0x4) ? "full" : "half");
  687. printf ("RS485 is connected to %s\n",
  688. ((flashcom & 0x8) == 0x8) ? "COM1" : "COM2");
  689. printf ("SER1 uses handshakes %s\n",
  690. ((flashcom & 0x10) == 0x10) ? "DTR/DSR" : "RTS/CTS");
  691. printf ("Bootflash is %swriteprotected\n",
  692. ((flashcom & 0x20) == 0x20) ? "not " : "");
  693. printf ("Bootflash VPP is %s\n",
  694. ((flashcom & 0x40) == 0x40) ? "on" : "off");
  695. printf ("Bootsector is %swriteprotected\n",
  696. ((flashcom & 0x80) == 0x80) ? "not " : "");
  697. switch ((can) & 0x3) {
  698. case 0:
  699. printf ("CAN Controller is on address 0x1000..0x10FF\n");
  700. break;
  701. case 1:
  702. printf ("CAN Controller is on address 0x8000..0x80FF\n");
  703. break;
  704. case 2:
  705. printf ("CAN Controller is on address 0xE000..0xE0FF\n");
  706. break;
  707. case 3:
  708. printf ("CAN Controller is disabled\n");
  709. break;
  710. }
  711. switch ((can >> 2) & 0x3) {
  712. case 0:
  713. printf ("CAN Controller Reset is ISA Reset\n");
  714. break;
  715. case 1:
  716. printf ("CAN Controller Reset is ISA Reset and POS State\n");
  717. break;
  718. case 2:
  719. case 3:
  720. printf ("CAN Controller is in reset\n");
  721. break;
  722. }
  723. if (((can >> 4) < 3) || ((can >> 4) == 8) || ((can >> 4) == 13))
  724. printf ("CAN Interrupt is disabled\n");
  725. else
  726. printf ("CAN Interrupt is ISA INT%d\n", (can >> 4) & 0xf);
  727. switch (serpwr & 0x3) {
  728. case 0:
  729. printf ("SER0 Drivers are enabled\n");
  730. break;
  731. case 1:
  732. printf ("SER0 Drivers are disabled in the POS state\n");
  733. break;
  734. case 2:
  735. case 3:
  736. printf ("SER0 Drivers are disabled\n");
  737. break;
  738. }
  739. switch ((serpwr >> 2) & 0x3) {
  740. case 0:
  741. printf ("SER1 Drivers are enabled\n");
  742. break;
  743. case 1:
  744. printf ("SER1 Drivers are disabled in the POS state\n");
  745. break;
  746. case 2:
  747. case 3:
  748. printf ("SER1 Drivers are disabled\n");
  749. break;
  750. }
  751. switch (compwr & 0x3) {
  752. case 0:
  753. printf ("COM1 Drivers are enabled\n");
  754. break;
  755. case 1:
  756. printf ("COM1 Drivers are disabled in the POS state\n");
  757. break;
  758. case 2:
  759. case 3:
  760. printf ("COM1 Drivers are disabled\n");
  761. break;
  762. }
  763. switch ((compwr >> 2) & 0x3) {
  764. case 0:
  765. printf ("COM2 Drivers are enabled\n");
  766. break;
  767. case 1:
  768. printf ("COM2 Drivers are disabled in the POS state\n");
  769. break;
  770. case 2:
  771. case 3:
  772. printf ("COM2 Drivers are disabled\n");
  773. break;
  774. }
  775. switch ((nicvga) & 0x3) {
  776. case 0:
  777. printf ("PHY is running\n");
  778. break;
  779. case 1:
  780. printf ("PHY is in Power save mode in POS state\n");
  781. break;
  782. case 2:
  783. case 3:
  784. printf ("PHY is in Power save mode\n");
  785. break;
  786. }
  787. switch ((nicvga >> 2) & 0x3) {
  788. case 0:
  789. printf ("VGA is running\n");
  790. break;
  791. case 1:
  792. printf ("VGA is in Power save mode in POS state\n");
  793. break;
  794. case 2:
  795. case 3:
  796. printf ("VGA is in Power save mode\n");
  797. break;
  798. }
  799. printf ("PHY is %sreseted\n", ((nicvga & 0x10) == 0x10) ? "" : "not ");
  800. printf ("VGA is %sreseted\n", ((nicvga & 0x20) == 0x20) ? "" : "not ");
  801. printf ("Reserved Configuration is %d %d\n", (nicvga >> 6) & 0x1,
  802. (nicvga >> 7) & 0x1);
  803. switch ((scsirst) & 0x3) {
  804. case 0:
  805. printf ("SCSI Controller is running\n");
  806. break;
  807. case 1:
  808. printf ("SCSI Controller is in Power save mode in POS state\n");
  809. break;
  810. case 2:
  811. case 3:
  812. printf ("SCSI Controller is in Power save mode\n");
  813. break;
  814. }
  815. printf ("SCSI termination is %s\n",
  816. ((scsirst & 0x4) == 0x4) ? "disabled" : "enabled");
  817. printf ("SCSI Controller is %sreseted\n",
  818. ((scsirst & 0x10) == 0x10) ? "" : "not ");
  819. printf ("IDE disks are %sreseted\n",
  820. ((scsirst & 0x20) == 0x20) ? "" : "not ");
  821. printf ("ISA Bus is %sreseted\n",
  822. ((scsirst & 0x40) == 0x40) ? "" : "not ");
  823. printf ("Super IO is %sreseted\n",
  824. ((scsirst & 0x80) == 0x80) ? "" : "not ");
  825. }
  826. void user_led0 (unsigned char on)
  827. {
  828. if (on == TRUE)
  829. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) | 0x1));
  830. else
  831. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) & 0xfe));
  832. }
  833. void user_led1 (unsigned char on)
  834. {
  835. if (on == TRUE)
  836. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) | 0x2));
  837. else
  838. out8 (PLD_LED_USER_REG, (in8 (PLD_LED_USER_REG) & 0xfd));
  839. }
  840. void ide_set_reset (int idereset)
  841. {
  842. /* if reset = 1 IDE reset will be asserted */
  843. unsigned char resreg;
  844. resreg = in8 (PLD_SCSI_RST_REG);
  845. if (idereset == 1)
  846. resreg |= 0x20;
  847. else {
  848. udelay(10000);
  849. resreg &= 0xdf;
  850. }
  851. out8 (PLD_SCSI_RST_REG, resreg);
  852. }