imx31_phycore.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. *
  3. * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <s6e63d6.h>
  25. #include <netdev.h>
  26. #include <asm/arch/mx31.h>
  27. #include <asm/arch/mx31-regs.h>
  28. DECLARE_GLOBAL_DATA_PTR;
  29. int dram_init (void)
  30. {
  31. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  32. gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
  33. return 0;
  34. }
  35. int board_init (void)
  36. {
  37. __REG(CSCR_U(0)) = 0x0000cf03; /* CS0: Nor Flash */
  38. __REG(CSCR_L(0)) = 0x10000d03;
  39. __REG(CSCR_A(0)) = 0x00720900;
  40. __REG(CSCR_U(1)) = 0x0000df06; /* CS1: Network Controller */
  41. __REG(CSCR_L(1)) = 0x444a4541;
  42. __REG(CSCR_A(1)) = 0x44443302;
  43. __REG(CSCR_U(4)) = 0x0000d843; /* CS4: SRAM */
  44. __REG(CSCR_L(4)) = 0x22252521;
  45. __REG(CSCR_A(4)) = 0x22220a00;
  46. /* setup pins for UART1 */
  47. mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
  48. mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
  49. mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
  50. mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
  51. /* setup pins for I2C2 (for EEPROM, RTC) */
  52. mx31_gpio_mux(MUX_CSPI2_MOSI__I2C2_SCL);
  53. mx31_gpio_mux(MUX_CSPI2_MISO__I2C2_SDA);
  54. gd->bd->bi_arch_number = MACH_TYPE_PCM037; /* board id for linux */
  55. gd->bd->bi_boot_params = (0x80000100); /* adress of boot parameters */
  56. return 0;
  57. }
  58. #ifdef BOARD_LATE_INIT
  59. int board_late_init(void)
  60. {
  61. #ifdef CONFIG_S6E63D6
  62. struct s6e63d6 data = {
  63. /*
  64. * See comment in mxc_spi.c::decode_cs() for .cs field format.
  65. * We use GPIO 57 as a chipselect for the S6E63D6 and chipselect
  66. * 2 of the SPI controller #1, since it is unused.
  67. */
  68. .cs = 2 | (57 << 8),
  69. .bus = 0,
  70. .id = 0,
  71. };
  72. int ret;
  73. /* SPI1 */
  74. mx31_gpio_mux(MUX_CSPI1_SCLK__CSPI1_CLK);
  75. mx31_gpio_mux(MUX_CSPI1_SPI_RDY__CSPI1_DATAREADY_B);
  76. mx31_gpio_mux(MUX_CSPI1_MOSI__CSPI1_MOSI);
  77. mx31_gpio_mux(MUX_CSPI1_MISO__CSPI1_MISO);
  78. mx31_gpio_mux(MUX_CSPI1_SS0__CSPI1_SS0_B);
  79. mx31_gpio_mux(MUX_CSPI1_SS1__CSPI1_SS1_B);
  80. mx31_gpio_mux(MUX_CSPI1_SS2__CSPI1_SS2_B);
  81. /* start SPI1 clock */
  82. __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 2);
  83. /* GPIO 57 */
  84. /* sw_mux_ctl_key_col4_key_col5_key_col6_key_col7 */
  85. mx31_gpio_mux(IOMUX_MODE(0x63, MUX_CTL_GPIO));
  86. /* SPI1 CS2 is free */
  87. ret = s6e63d6_init(&data);
  88. if (ret)
  89. return ret;
  90. /*
  91. * This is a "magic" sequence to initialise a C0240QGLA / C0283QGLC
  92. * OLED display connected to a S6E63D6 SPI display controller in the
  93. * 18 bit RGB mode
  94. */
  95. s6e63d6_index(&data, 2);
  96. s6e63d6_param(&data, 0x0182);
  97. s6e63d6_index(&data, 3);
  98. s6e63d6_param(&data, 0x8130);
  99. s6e63d6_index(&data, 0x10);
  100. s6e63d6_param(&data, 0x0000);
  101. s6e63d6_index(&data, 5);
  102. s6e63d6_param(&data, 0x0001);
  103. s6e63d6_index(&data, 0x22);
  104. #endif
  105. return 0;
  106. }
  107. #endif
  108. int checkboard (void)
  109. {
  110. printf("Board: Phytec phyCore i.MX31\n");
  111. return 0;
  112. }
  113. int board_eth_init(bd_t *bis)
  114. {
  115. int rc = 0;
  116. #ifdef CONFIG_SMC911X
  117. rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
  118. #endif
  119. return rc;
  120. }