p2020ds.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include <asm/fsl_law.h>
  37. #include <asm/mp.h>
  38. #include <netdev.h>
  39. #include "../common/ngpixis.h"
  40. #include "../common/sgmii_riser.h"
  41. DECLARE_GLOBAL_DATA_PTR;
  42. phys_size_t fixed_sdram(void);
  43. int checkboard(void)
  44. {
  45. u8 sw;
  46. puts("Board: P2020DS ");
  47. #ifdef CONFIG_PHYS_64BIT
  48. puts("(36-bit addrmap) ");
  49. #endif
  50. printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  51. in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
  52. sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
  53. sw = (sw & PIXIS_LBMAP_MASK) >> PIXIS_LBMAP_SHIFT;
  54. if (sw < 0x8)
  55. /* The lower two bits are the actual vbank number */
  56. printf("vBank: %d\n", sw & 3);
  57. else
  58. puts("Promjet\n");
  59. return 0;
  60. }
  61. const char *board_hwconfig = "foo:bar=baz";
  62. const char *cpu_hwconfig = "foo:bar=baz";
  63. phys_size_t initdram(int board_type)
  64. {
  65. phys_size_t dram_size = 0;
  66. puts("Initializing....");
  67. #ifdef CONFIG_DDR_SPD
  68. dram_size = fsl_ddr_sdram();
  69. #else
  70. dram_size = fixed_sdram();
  71. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  72. dram_size,
  73. LAW_TRGT_IF_DDR) < 0) {
  74. printf("ERROR setting Local Access Windows for DDR\n");
  75. return 0;
  76. };
  77. #endif
  78. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  79. dram_size *= 0x100000;
  80. puts(" DDR: ");
  81. return dram_size;
  82. }
  83. #if !defined(CONFIG_DDR_SPD)
  84. /*
  85. * Fixed sdram init -- doesn't use serial presence detect.
  86. */
  87. phys_size_t fixed_sdram(void)
  88. {
  89. volatile ccsr_ddr_t *ddr = (ccsr_ddr_t *)CONFIG_SYS_MPC85xx_DDR_ADDR;
  90. uint d_init;
  91. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  92. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  93. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  94. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  95. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  96. ddr->sdram_md_cntl = CONFIG_SYS_DDR_MODE_CTRL;
  97. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  98. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  99. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  100. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  101. ddr->ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CNTL;
  102. ddr->ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CNTL;
  103. ddr->ddr_cdr1 = CONFIG_SYS_DDR_CDR1;
  104. ddr->timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4;
  105. ddr->timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5;
  106. if (!strcmp("performance", getenv("perf_mode"))) {
  107. /* Performance Mode Values */
  108. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG_PERF;
  109. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS_PERF;
  110. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS_PERF;
  111. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1_PERF;
  112. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2_PERF;
  113. asm("sync;isync");
  114. udelay(500);
  115. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL_PERF;
  116. } else {
  117. /* Stable Mode Values */
  118. ddr->cs1_config = CONFIG_SYS_DDR_CS1_CONFIG;
  119. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  120. ddr->cs1_bnds = CONFIG_SYS_DDR_CS1_BNDS;
  121. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  122. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  123. /* ECC will be assumed in stable mode */
  124. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  125. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  126. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  127. asm("sync;isync");
  128. udelay(500);
  129. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  130. }
  131. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  132. d_init = 1;
  133. debug("DDR - 1st controller: memory initializing\n");
  134. /*
  135. * Poll until memory is initialized.
  136. * 512 Meg at 400 might hit this 200 times or so.
  137. */
  138. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0)
  139. udelay(1000);
  140. debug("DDR: memory initialized\n\n");
  141. asm("sync; isync");
  142. udelay(500);
  143. #endif
  144. return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  145. }
  146. #endif
  147. #ifdef CONFIG_PCIE1
  148. static struct pci_controller pcie1_hose;
  149. #endif
  150. #ifdef CONFIG_PCIE2
  151. static struct pci_controller pcie2_hose;
  152. #endif
  153. #ifdef CONFIG_PCIE3
  154. static struct pci_controller pcie3_hose;
  155. #endif
  156. #ifdef CONFIG_PCI
  157. void pci_init_board(void)
  158. {
  159. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  160. struct fsl_pci_info pci_info[3];
  161. u32 devdisr, pordevsr, io_sel;
  162. int first_free_busno = 0;
  163. int num = 0;
  164. int pcie_ep, pcie_configured;
  165. devdisr = in_be32(&gur->devdisr);
  166. pordevsr = in_be32(&gur->pordevsr);
  167. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  168. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  169. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  170. printf(" eTSEC2 is in sgmii mode.\n");
  171. if (!(pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  172. printf(" eTSEC3 is in sgmii mode.\n");
  173. puts("\n");
  174. #ifdef CONFIG_PCIE2
  175. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_2, io_sel);
  176. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)) {
  177. SET_STD_PCIE_INFO(pci_info[num], 2);
  178. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  179. printf(" PCIE2 connected to ULI as %s (base addr %lx)\n",
  180. pcie_ep ? "Endpoint" : "Root Complex",
  181. pci_info[num].regs);
  182. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  183. &pcie2_hose, first_free_busno);
  184. /*
  185. * The workaround doesn't work on p2020 because the location
  186. * we try and read isn't valid on p2020, fix this later
  187. */
  188. #if 0
  189. /*
  190. * Activate ULI1575 legacy chip by performing a fake
  191. * memory access. Needed to make ULI RTC work.
  192. * Device 1d has the first on-board memory BAR.
  193. */
  194. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0),
  195. PCI_BASE_ADDRESS_1, &temp32);
  196. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  197. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  198. temp32, 4, 0);
  199. debug(" uli1575 read to %p\n", p);
  200. in_be32(p);
  201. }
  202. #endif
  203. } else {
  204. printf(" PCIE2: disabled\n");
  205. }
  206. puts("\n");
  207. #else
  208. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  209. #endif
  210. #ifdef CONFIG_PCIE3
  211. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_3, io_sel);
  212. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)) {
  213. SET_STD_PCIE_INFO(pci_info[num], 3);
  214. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  215. printf(" PCIE3 connected to Slot 1 as %s (base addr %lx)\n",
  216. pcie_ep ? "Endpoint" : "Root Complex",
  217. pci_info[num].regs);
  218. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  219. &pcie3_hose, first_free_busno);
  220. } else {
  221. printf(" PCIE3: disabled\n");
  222. }
  223. puts("\n");
  224. #else
  225. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  226. #endif
  227. #ifdef CONFIG_PCIE1
  228. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  229. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)) {
  230. SET_STD_PCIE_INFO(pci_info[num], 1);
  231. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  232. printf(" PCIE1 connected to Slot 2 as %s (base addr %lx)\n",
  233. pcie_ep ? "Endpoint" : "Root Complex",
  234. pci_info[num].regs);
  235. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  236. &pcie1_hose, first_free_busno);
  237. } else {
  238. printf(" PCIE1: disabled\n");
  239. }
  240. puts("\n");
  241. #else
  242. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  243. #endif
  244. }
  245. #endif
  246. int board_early_init_r(void)
  247. {
  248. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  249. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  250. /*
  251. * Remap Boot flash + PROMJET region to caching-inhibited
  252. * so that flash can be erased properly.
  253. */
  254. /* Flush d-cache and invalidate i-cache of any FLASH data */
  255. flush_dcache();
  256. invalidate_icache();
  257. /* invalidate existing TLB entry for flash + promjet */
  258. disable_tlb(flash_esel);
  259. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
  260. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  261. 0, flash_esel, BOOKE_PAGESZ_256M, 1);
  262. return 0;
  263. }
  264. #ifdef CONFIG_TSEC_ENET
  265. int board_eth_init(bd_t *bis)
  266. {
  267. struct tsec_info_struct tsec_info[4];
  268. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  269. int num = 0;
  270. #ifdef CONFIG_TSEC1
  271. SET_STD_TSEC_INFO(tsec_info[num], 1);
  272. num++;
  273. #endif
  274. #ifdef CONFIG_TSEC2
  275. SET_STD_TSEC_INFO(tsec_info[num], 2);
  276. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  277. tsec_info[num].flags |= TSEC_SGMII;
  278. num++;
  279. #endif
  280. #ifdef CONFIG_TSEC3
  281. SET_STD_TSEC_INFO(tsec_info[num], 3);
  282. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  283. tsec_info[num].flags |= TSEC_SGMII;
  284. num++;
  285. #endif
  286. if (!num) {
  287. printf("No TSECs initialized\n");
  288. return 0;
  289. }
  290. #ifdef CONFIG_FSL_SGMII_RISER
  291. fsl_sgmii_riser_init(tsec_info, num);
  292. #endif
  293. tsec_eth_init(bis, tsec_info, num);
  294. return pci_eth_init(bis);
  295. }
  296. #endif
  297. #if defined(CONFIG_OF_BOARD_SETUP)
  298. void ft_board_setup(void *blob, bd_t *bd)
  299. {
  300. phys_addr_t base;
  301. phys_size_t size;
  302. ft_cpu_setup(blob, bd);
  303. base = getenv_bootm_low();
  304. size = getenv_bootm_size();
  305. fdt_fixup_memory(blob, (u64)base, (u64)size);
  306. FT_FSL_PCI_SETUP;
  307. #ifdef CONFIG_FSL_SGMII_RISER
  308. fsl_sgmii_riser_fdt_fixup(blob);
  309. #endif
  310. }
  311. #endif
  312. #ifdef CONFIG_MP
  313. void board_lmb_reserve(struct lmb *lmb)
  314. {
  315. cpu_mp_lmb_reserve(lmb);
  316. }
  317. #endif