ddr.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Copyright 2008-2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <i2c.h>
  10. #include <asm/fsl_ddr_sdram.h>
  11. #include <asm/fsl_ddr_dimm_params.h>
  12. static void get_spd(generic_spd_eeprom_t *spd, unsigned char i2c_address)
  13. {
  14. i2c_read(i2c_address, 0, 1, (uchar *)spd, sizeof(ddr3_spd_eeprom_t));
  15. }
  16. unsigned int fsl_ddr_get_mem_data_rate(void)
  17. {
  18. return get_ddr_freq(0);
  19. }
  20. void fsl_ddr_get_spd(generic_spd_eeprom_t *ctrl_dimms_spd,
  21. unsigned int ctrl_num)
  22. {
  23. unsigned int i;
  24. unsigned int i2c_address = 0;
  25. for (i = 0; i < CONFIG_DIMM_SLOTS_PER_CTLR; i++) {
  26. if (ctrl_num == 0 && i == 0)
  27. i2c_address = SPD_EEPROM_ADDRESS1;
  28. get_spd(&(ctrl_dimms_spd[i]), i2c_address);
  29. }
  30. }
  31. typedef struct {
  32. u32 datarate_mhz_low;
  33. u32 datarate_mhz_high;
  34. u32 n_ranks;
  35. u32 clk_adjust;
  36. u32 cpo;
  37. u32 write_data_delay;
  38. u32 force_2T;
  39. } board_specific_parameters_t;
  40. /* ranges for parameters:
  41. * wr_data_delay = 0-6
  42. * clk adjust = 0-8
  43. * cpo 2-0x1E (30)
  44. */
  45. const board_specific_parameters_t board_specific_parameters[][20] = {
  46. {
  47. /* memory controller 0 */
  48. /* lo| hi| num| clk| cpo|wrdata|2T */
  49. /* mhz| mhz|ranks|adjst| | delay| */
  50. #ifdef CONFIG_FSL_DDR2
  51. { 0, 333, 2, 4, 0x1f, 2, 0},
  52. {334, 400, 2, 4, 0x1f, 2, 0},
  53. {401, 549, 2, 4, 0x1f, 2, 0},
  54. {550, 680, 2, 4, 0x1f, 3, 0},
  55. {681, 850, 2, 4, 0x1f, 4, 0},
  56. { 0, 333, 1, 4, 0x1f, 2, 0},
  57. {334, 400, 1, 4, 0x1f, 2, 0},
  58. {401, 549, 1, 4, 0x1f, 2, 0},
  59. {550, 680, 1, 4, 0x1f, 3, 0},
  60. {681, 850, 1, 4, 0x1f, 4, 0}
  61. #else
  62. { 0, 850, 2, 6, 0x1f, 4, 0},
  63. { 0, 850, 1, 4, 0x1f, 4, 0}
  64. #endif
  65. },
  66. };
  67. void fsl_ddr_board_options(memctl_options_t *popts,
  68. dimm_params_t *pdimm,
  69. unsigned int ctrl_num)
  70. {
  71. const board_specific_parameters_t *pbsp =
  72. &(board_specific_parameters[ctrl_num][0]);
  73. u32 num_params = sizeof(board_specific_parameters[ctrl_num]) /
  74. sizeof(board_specific_parameters[0][0]);
  75. u32 i;
  76. ulong ddr_freq;
  77. /* set odt_rd_cfg and odt_wr_cfg. If the there is only one dimm in
  78. * that controller, set odt_wr_cfg to 4 for CS0, and 0 to CS1. If
  79. * there are two dimms in the controller, set odt_rd_cfg to 3 and
  80. * odt_wr_cfg to 3 for the even CS, 0 for the odd CS.
  81. */
  82. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  83. popts->cs_local_opts[i].odt_rd_cfg = 0;
  84. popts->cs_local_opts[i].odt_wr_cfg = 1;
  85. }
  86. /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
  87. * freqency and n_banks specified in board_specific_parameters table.
  88. */
  89. ddr_freq = get_ddr_freq(0) / 1000000;
  90. for (i = 0; i < num_params; i++) {
  91. if (ddr_freq >= pbsp->datarate_mhz_low &&
  92. ddr_freq <= pbsp->datarate_mhz_high &&
  93. pdimm->n_ranks == pbsp->n_ranks) {
  94. popts->clk_adjust = pbsp->clk_adjust;
  95. popts->cpo_override = pbsp->cpo;
  96. popts->write_data_delay = pbsp->write_data_delay;
  97. popts->twoT_en = pbsp->force_2T;
  98. }
  99. pbsp++;
  100. }
  101. /*
  102. * Factors to consider for half-strength driver enable:
  103. * - number of DIMMs installed
  104. */
  105. popts->half_strength_driver_enable = 0;
  106. popts->wrlvl_en = 1;
  107. /* Write leveling override */
  108. popts->wrlvl_override = 1;
  109. popts->wrlvl_sample = 0xa;
  110. popts->wrlvl_start = 0x8;
  111. /* Rtt and Rtt_WR override */
  112. popts->rtt_override = 1;
  113. popts->rtt_override_value = DDR3_RTT_120_OHM;
  114. popts->rtt_wr_override_value = 0; /* Rtt_WR= dynamic ODT off */
  115. }