tlb.c 2.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * Copyright 2010 Freescale Semiconductor, Inc.
  3. * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
  4. * Timur Tabi <timur@freescale.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the Free
  8. * Software Foundation; either version 2 of the License, or (at your option)
  9. * any later version.
  10. */
  11. #include <common.h>
  12. #include <asm/mmu.h>
  13. struct fsl_e_tlb_entry tlb_table[] = {
  14. /* TLB 0 - for temp stack in cache */
  15. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
  16. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  17. 0, 0, BOOKE_PAGESZ_4K, 0),
  18. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  19. CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
  20. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  21. 0, 0, BOOKE_PAGESZ_4K, 0),
  22. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  23. CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
  24. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  25. 0, 0, BOOKE_PAGESZ_4K, 0),
  26. SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  27. CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
  28. MAS3_SX|MAS3_SW|MAS3_SR, 0,
  29. 0, 0, BOOKE_PAGESZ_4K, 0),
  30. /* TLB 1 */
  31. /* *I*** - Covers boot page */
  32. SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
  33. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I,
  34. 0, 0, BOOKE_PAGESZ_4K, 1),
  35. /* *I*G* - CCSRBAR */
  36. SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
  37. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  38. 0, 1, BOOKE_PAGESZ_1M, 1),
  39. /* W**G* - Flash/promjet, localbus */
  40. /* This will be changed to *I*G* after relocation to RAM. */
  41. SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
  42. MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
  43. 0, 2, BOOKE_PAGESZ_256M, 1),
  44. /* *I*G* - PCI */
  45. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT, CONFIG_SYS_PCIE3_MEM_PHYS,
  46. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  47. 0, 3, BOOKE_PAGESZ_1G, 1),
  48. /* *I*G* - PCI */
  49. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x40000000,
  50. CONFIG_SYS_PCIE3_MEM_PHYS + 0x40000000,
  51. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  52. 0, 4, BOOKE_PAGESZ_256M, 1),
  53. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_MEM_VIRT + 0x50000000,
  54. CONFIG_SYS_PCIE3_MEM_PHYS + 0x50000000,
  55. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  56. 0, 5, BOOKE_PAGESZ_256M, 1),
  57. /* *I*G* - PCI I/O */
  58. SET_TLB_ENTRY(1, CONFIG_SYS_PCIE3_IO_VIRT, CONFIG_SYS_PCIE3_IO_PHYS,
  59. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  60. 0, 6, BOOKE_PAGESZ_256K, 1),
  61. SET_TLB_ENTRY(1, PIXIS_BASE, PIXIS_BASE_PHYS,
  62. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
  63. 0, 7, BOOKE_PAGESZ_4K, 1),
  64. };
  65. int num_tlb_entries = ARRAY_SIZE(tlb_table);