mpc8568mds.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * Copyright 2007,2009-2010 Freescale Semiconductor, Inc.
  3. *
  4. * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <pci.h>
  26. #include <asm/processor.h>
  27. #include <asm/mmu.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <spd_sdram.h>
  32. #include <i2c.h>
  33. #include <ioports.h>
  34. #include <libfdt.h>
  35. #include <fdt_support.h>
  36. #include "bcsr.h"
  37. const qe_iop_conf_t qe_iop_conf_tab[] = {
  38. /* GETH1 */
  39. {4, 10, 1, 0, 2}, /* TxD0 */
  40. {4, 9, 1, 0, 2}, /* TxD1 */
  41. {4, 8, 1, 0, 2}, /* TxD2 */
  42. {4, 7, 1, 0, 2}, /* TxD3 */
  43. {4, 23, 1, 0, 2}, /* TxD4 */
  44. {4, 22, 1, 0, 2}, /* TxD5 */
  45. {4, 21, 1, 0, 2}, /* TxD6 */
  46. {4, 20, 1, 0, 2}, /* TxD7 */
  47. {4, 15, 2, 0, 2}, /* RxD0 */
  48. {4, 14, 2, 0, 2}, /* RxD1 */
  49. {4, 13, 2, 0, 2}, /* RxD2 */
  50. {4, 12, 2, 0, 2}, /* RxD3 */
  51. {4, 29, 2, 0, 2}, /* RxD4 */
  52. {4, 28, 2, 0, 2}, /* RxD5 */
  53. {4, 27, 2, 0, 2}, /* RxD6 */
  54. {4, 26, 2, 0, 2}, /* RxD7 */
  55. {4, 11, 1, 0, 2}, /* TX_EN */
  56. {4, 24, 1, 0, 2}, /* TX_ER */
  57. {4, 16, 2, 0, 2}, /* RX_DV */
  58. {4, 30, 2, 0, 2}, /* RX_ER */
  59. {4, 17, 2, 0, 2}, /* RX_CLK */
  60. {4, 19, 1, 0, 2}, /* GTX_CLK */
  61. {1, 31, 2, 0, 3}, /* GTX125 */
  62. /* GETH2 */
  63. {5, 10, 1, 0, 2}, /* TxD0 */
  64. {5, 9, 1, 0, 2}, /* TxD1 */
  65. {5, 8, 1, 0, 2}, /* TxD2 */
  66. {5, 7, 1, 0, 2}, /* TxD3 */
  67. {5, 23, 1, 0, 2}, /* TxD4 */
  68. {5, 22, 1, 0, 2}, /* TxD5 */
  69. {5, 21, 1, 0, 2}, /* TxD6 */
  70. {5, 20, 1, 0, 2}, /* TxD7 */
  71. {5, 15, 2, 0, 2}, /* RxD0 */
  72. {5, 14, 2, 0, 2}, /* RxD1 */
  73. {5, 13, 2, 0, 2}, /* RxD2 */
  74. {5, 12, 2, 0, 2}, /* RxD3 */
  75. {5, 29, 2, 0, 2}, /* RxD4 */
  76. {5, 28, 2, 0, 2}, /* RxD5 */
  77. {5, 27, 2, 0, 3}, /* RxD6 */
  78. {5, 26, 2, 0, 2}, /* RxD7 */
  79. {5, 11, 1, 0, 2}, /* TX_EN */
  80. {5, 24, 1, 0, 2}, /* TX_ER */
  81. {5, 16, 2, 0, 2}, /* RX_DV */
  82. {5, 30, 2, 0, 2}, /* RX_ER */
  83. {5, 17, 2, 0, 2}, /* RX_CLK */
  84. {5, 19, 1, 0, 2}, /* GTX_CLK */
  85. {1, 31, 2, 0, 3}, /* GTX125 */
  86. {4, 6, 3, 0, 2}, /* MDIO */
  87. {4, 5, 1, 0, 2}, /* MDC */
  88. /* UART1 */
  89. {2, 0, 1, 0, 2}, /* UART_SOUT1 */
  90. {2, 1, 1, 0, 2}, /* UART_RTS1 */
  91. {2, 2, 2, 0, 2}, /* UART_CTS1 */
  92. {2, 3, 2, 0, 2}, /* UART_SIN1 */
  93. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  94. };
  95. void local_bus_init(void);
  96. void sdram_init(void);
  97. int board_early_init_f (void)
  98. {
  99. /*
  100. * Initialize local bus.
  101. */
  102. local_bus_init ();
  103. enable_8568mds_duart();
  104. enable_8568mds_flash_write();
  105. #if defined(CONFIG_UEC_ETH1) || defined(CONFIG_UEC_ETH2)
  106. reset_8568mds_uccs();
  107. #endif
  108. #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS)
  109. enable_8568mds_qe_mdio();
  110. #endif
  111. #ifdef CONFIG_SYS_I2C2_OFFSET
  112. /* Enable I2C2_SCL and I2C2_SDA */
  113. volatile struct par_io *port_c;
  114. port_c = (struct par_io*)(CONFIG_SYS_IMMR + 0xe0140);
  115. port_c->cpdir2 |= 0x0f000000;
  116. port_c->cppar2 &= ~0x0f000000;
  117. port_c->cppar2 |= 0x0a000000;
  118. #endif
  119. return 0;
  120. }
  121. int checkboard (void)
  122. {
  123. printf ("Board: 8568 MDS\n");
  124. return 0;
  125. }
  126. phys_size_t
  127. initdram(int board_type)
  128. {
  129. long dram_size = 0;
  130. puts("Initializing\n");
  131. #if defined(CONFIG_DDR_DLL)
  132. {
  133. /*
  134. * Work around to stabilize DDR DLL MSYNC_IN.
  135. * Errata DDR9 seems to have been fixed.
  136. * This is now the workaround for Errata DDR11:
  137. * Override DLL = 1, Course Adj = 1, Tap Select = 0
  138. */
  139. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  140. gur->ddrdllcr = 0x81000000;
  141. asm("sync;isync;msync");
  142. udelay(200);
  143. }
  144. #endif
  145. dram_size = fsl_ddr_sdram();
  146. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  147. dram_size *= 0x100000;
  148. /*
  149. * SDRAM Initialization
  150. */
  151. sdram_init();
  152. puts(" DDR: ");
  153. return dram_size;
  154. }
  155. /*
  156. * Initialize Local Bus
  157. */
  158. void
  159. local_bus_init(void)
  160. {
  161. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  162. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  163. uint clkdiv;
  164. uint lbc_hz;
  165. sys_info_t sysinfo;
  166. get_sys_info(&sysinfo);
  167. clkdiv = (lbc->lcrr & LCRR_CLKDIV) * 2;
  168. lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
  169. gur->lbiuiplldcr1 = 0x00078080;
  170. if (clkdiv == 16) {
  171. gur->lbiuiplldcr0 = 0x7c0f1bf0;
  172. } else if (clkdiv == 8) {
  173. gur->lbiuiplldcr0 = 0x6c0f1bf0;
  174. } else if (clkdiv == 4) {
  175. gur->lbiuiplldcr0 = 0x5c0f1bf0;
  176. }
  177. lbc->lcrr |= 0x00030000;
  178. asm("sync;isync;msync");
  179. }
  180. /*
  181. * Initialize SDRAM memory on the Local Bus.
  182. */
  183. void
  184. sdram_init(void)
  185. {
  186. #if defined(CONFIG_SYS_OR2_PRELIM) && defined(CONFIG_SYS_BR2_PRELIM)
  187. uint idx;
  188. volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
  189. uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
  190. uint lsdmr_common;
  191. puts(" SDRAM: ");
  192. print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
  193. /*
  194. * Setup SDRAM Base and Option Registers
  195. */
  196. set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
  197. set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
  198. asm("msync");
  199. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  200. asm("msync");
  201. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  202. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  203. asm("msync");
  204. /*
  205. * MPC8568 uses "new" 15-16 style addressing.
  206. */
  207. lsdmr_common = CONFIG_SYS_LBC_LSDMR_COMMON;
  208. lsdmr_common |= LSDMR_BSMA1516;
  209. /*
  210. * Issue PRECHARGE ALL command.
  211. */
  212. lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
  213. asm("sync;msync");
  214. *sdram_addr = 0xff;
  215. ppcDcbf((unsigned long) sdram_addr);
  216. udelay(100);
  217. /*
  218. * Issue 8 AUTO REFRESH commands.
  219. */
  220. for (idx = 0; idx < 8; idx++) {
  221. lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
  222. asm("sync;msync");
  223. *sdram_addr = 0xff;
  224. ppcDcbf((unsigned long) sdram_addr);
  225. udelay(100);
  226. }
  227. /*
  228. * Issue 8 MODE-set command.
  229. */
  230. lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
  231. asm("sync;msync");
  232. *sdram_addr = 0xff;
  233. ppcDcbf((unsigned long) sdram_addr);
  234. udelay(100);
  235. /*
  236. * Issue NORMAL OP command.
  237. */
  238. lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
  239. asm("sync;msync");
  240. *sdram_addr = 0xff;
  241. ppcDcbf((unsigned long) sdram_addr);
  242. udelay(200); /* Overkill. Must wait > 200 bus cycles */
  243. #endif /* enable SDRAM init */
  244. }
  245. #if defined(CONFIG_PCI)
  246. #ifndef CONFIG_PCI_PNP
  247. static struct pci_config_table pci_mpc8568mds_config_table[] = {
  248. {
  249. PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  250. pci_cfgfunc_config_device,
  251. {PCI_ENET0_IOADDR,
  252. PCI_ENET0_MEMADDR,
  253. PCI_COMMON_MEMORY | PCI_COMMAND_MASTER}
  254. },
  255. {}
  256. };
  257. #endif
  258. static struct pci_controller pci1_hose = {
  259. #ifndef CONFIG_PCI_PNP
  260. config_table: pci_mpc8568mds_config_table,
  261. #endif
  262. };
  263. #endif /* CONFIG_PCI */
  264. #ifdef CONFIG_PCIE1
  265. static struct pci_controller pcie1_hose;
  266. #endif /* CONFIG_PCIE1 */
  267. /*
  268. * pib_init() -- Initialize the PCA9555 IO expander on the PIB board
  269. */
  270. void
  271. pib_init(void)
  272. {
  273. u8 val8, orig_i2c_bus;
  274. /*
  275. * Assign PIB PMC2/3 to PCI bus
  276. */
  277. /*switch temporarily to I2C bus #2 */
  278. orig_i2c_bus = i2c_get_bus_num();
  279. i2c_set_bus_num(1);
  280. val8 = 0x00;
  281. i2c_write(0x23, 0x6, 1, &val8, 1);
  282. i2c_write(0x23, 0x7, 1, &val8, 1);
  283. val8 = 0xff;
  284. i2c_write(0x23, 0x2, 1, &val8, 1);
  285. i2c_write(0x23, 0x3, 1, &val8, 1);
  286. val8 = 0x00;
  287. i2c_write(0x26, 0x6, 1, &val8, 1);
  288. val8 = 0x34;
  289. i2c_write(0x26, 0x7, 1, &val8, 1);
  290. val8 = 0xf9;
  291. i2c_write(0x26, 0x2, 1, &val8, 1);
  292. val8 = 0xff;
  293. i2c_write(0x26, 0x3, 1, &val8, 1);
  294. val8 = 0x00;
  295. i2c_write(0x27, 0x6, 1, &val8, 1);
  296. i2c_write(0x27, 0x7, 1, &val8, 1);
  297. val8 = 0xff;
  298. i2c_write(0x27, 0x2, 1, &val8, 1);
  299. val8 = 0xef;
  300. i2c_write(0x27, 0x3, 1, &val8, 1);
  301. asm("eieio");
  302. }
  303. #ifdef CONFIG_PCI
  304. void pci_init_board(void)
  305. {
  306. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  307. struct fsl_pci_info pci_info[2];
  308. u32 devdisr, pordevsr, io_sel;
  309. u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
  310. int first_free_busno = 0;
  311. int num = 0;
  312. int pcie_ep, pcie_configured;
  313. devdisr = in_be32(&gur->devdisr);
  314. pordevsr = in_be32(&gur->pordevsr);
  315. porpllsr = in_be32(&gur->porpllsr);
  316. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  317. debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
  318. #ifdef CONFIG_PCI1
  319. pci_speed = 66666000;
  320. pci_32 = 1;
  321. pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
  322. pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
  323. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  324. SET_STD_PCI_INFO(pci_info[num], 1);
  325. pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
  326. printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
  327. (pci_32) ? 32 : 64,
  328. (pci_speed == 33333000) ? "33" :
  329. (pci_speed == 66666000) ? "66" : "unknown",
  330. pci_clk_sel ? "sync" : "async",
  331. pci_agent ? "agent" : "host",
  332. pci_arb ? "arbiter" : "external-arbiter",
  333. pci_info[num].regs);
  334. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  335. &pci1_hose, first_free_busno);
  336. } else {
  337. printf (" PCI: disabled\n");
  338. }
  339. puts("\n");
  340. #else
  341. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
  342. #endif
  343. #ifdef CONFIG_PCIE1
  344. pcie_configured = is_fsl_pci_cfg(LAW_TRGT_IF_PCIE_1, io_sel);
  345. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  346. SET_STD_PCIE_INFO(pci_info[num], 1);
  347. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  348. printf (" PCIE1 connected to Slot as %s (base addr %lx)\n",
  349. pcie_ep ? "Endpoint" : "Root Complex",
  350. pci_info[num].regs);
  351. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  352. &pcie1_hose, first_free_busno);
  353. } else {
  354. printf (" PCIE1: disabled\n");
  355. }
  356. puts("\n");
  357. #else
  358. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  359. #endif
  360. }
  361. #endif /* CONFIG_PCI */
  362. #if defined(CONFIG_OF_BOARD_SETUP)
  363. void ft_board_setup(void *blob, bd_t *bd)
  364. {
  365. ft_cpu_setup(blob, bd);
  366. FT_FSL_PCI_SETUP;
  367. }
  368. #endif