mpc8536ds.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <asm/fsl_serdes.h>
  33. #include <spd.h>
  34. #include <miiphy.h>
  35. #include <libfdt.h>
  36. #include <spd_sdram.h>
  37. #include <fdt_support.h>
  38. #include <tsec.h>
  39. #include <netdev.h>
  40. #include <sata.h>
  41. #include "../common/sgmii_riser.h"
  42. phys_size_t fixed_sdram(void);
  43. int board_early_init_f (void)
  44. {
  45. #ifdef CONFIG_MMC
  46. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  47. setbits_be32(&gur->pmuxcr,
  48. (MPC85xx_PMUXCR_SD_DATA |
  49. MPC85xx_PMUXCR_SDHC_CD |
  50. MPC85xx_PMUXCR_SDHC_WP));
  51. #endif
  52. return 0;
  53. }
  54. int checkboard (void)
  55. {
  56. u8 vboot;
  57. u8 *pixis_base = (u8 *)PIXIS_BASE;
  58. puts("Board: MPC8536DS ");
  59. #ifdef CONFIG_PHYS_64BIT
  60. puts("(36-bit addrmap) ");
  61. #endif
  62. printf ("Sys ID: 0x%02x, "
  63. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  64. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  65. in_8(pixis_base + PIXIS_PVER));
  66. vboot = in_8(pixis_base + PIXIS_VBOOT);
  67. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
  68. case PIXIS_VBOOT_LBMAP_NOR0:
  69. puts ("vBank: 0\n");
  70. break;
  71. case PIXIS_VBOOT_LBMAP_NOR1:
  72. puts ("vBank: 1\n");
  73. break;
  74. case PIXIS_VBOOT_LBMAP_NOR2:
  75. puts ("vBank: 2\n");
  76. break;
  77. case PIXIS_VBOOT_LBMAP_NOR3:
  78. puts ("vBank: 3\n");
  79. break;
  80. case PIXIS_VBOOT_LBMAP_PJET:
  81. puts ("Promjet\n");
  82. break;
  83. case PIXIS_VBOOT_LBMAP_NAND:
  84. puts ("NAND\n");
  85. break;
  86. }
  87. return 0;
  88. }
  89. phys_size_t
  90. initdram(int board_type)
  91. {
  92. phys_size_t dram_size = 0;
  93. puts("Initializing....");
  94. #ifdef CONFIG_SPD_EEPROM
  95. dram_size = fsl_ddr_sdram();
  96. #else
  97. dram_size = fixed_sdram();
  98. #endif
  99. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  100. dram_size *= 0x100000;
  101. puts(" DDR: ");
  102. return dram_size;
  103. }
  104. #if !defined(CONFIG_SPD_EEPROM)
  105. /*
  106. * Fixed sdram init -- doesn't use serial presence detect.
  107. */
  108. phys_size_t fixed_sdram (void)
  109. {
  110. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  111. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  112. uint d_init;
  113. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  114. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  115. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  116. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  117. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  118. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  119. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  120. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  121. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  122. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  123. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  124. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  125. #if defined (CONFIG_DDR_ECC)
  126. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  127. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  128. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  129. #endif
  130. asm("sync;isync");
  131. udelay(500);
  132. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  133. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  134. d_init = 1;
  135. debug("DDR - 1st controller: memory initializing\n");
  136. /*
  137. * Poll until memory is initialized.
  138. * 512 Meg at 400 might hit this 200 times or so.
  139. */
  140. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  141. udelay(1000);
  142. }
  143. debug("DDR: memory initialized\n\n");
  144. asm("sync; isync");
  145. udelay(500);
  146. #endif
  147. return 512 * 1024 * 1024;
  148. }
  149. #endif
  150. #ifdef CONFIG_PCI1
  151. static struct pci_controller pci1_hose;
  152. #endif
  153. #ifdef CONFIG_PCIE1
  154. static struct pci_controller pcie1_hose;
  155. #endif
  156. #ifdef CONFIG_PCIE2
  157. static struct pci_controller pcie2_hose;
  158. #endif
  159. #ifdef CONFIG_PCIE3
  160. static struct pci_controller pcie3_hose;
  161. #endif
  162. #ifdef CONFIG_PCI
  163. void pci_init_board(void)
  164. {
  165. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  166. struct fsl_pci_info pci_info[4];
  167. u32 devdisr, pordevsr, io_sel, sdrs2_io_sel;
  168. u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
  169. int first_free_busno = 0;
  170. int num = 0;
  171. int pcie_ep, pcie_configured;
  172. devdisr = in_be32(&gur->devdisr);
  173. pordevsr = in_be32(&gur->pordevsr);
  174. porpllsr = in_be32(&gur->porpllsr);
  175. io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  176. sdrs2_io_sel = (pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  177. debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x\n",
  178. devdisr, sdrs2_io_sel, io_sel);
  179. if (sdrs2_io_sel == 7)
  180. printf(" Serdes2 disalbed\n");
  181. else if (sdrs2_io_sel == 4) {
  182. printf(" eTSEC1 is in sgmii mode.\n");
  183. printf(" eTSEC3 is in sgmii mode.\n");
  184. } else if (sdrs2_io_sel == 6)
  185. printf(" eTSEC1 is in sgmii mode.\n");
  186. puts("\n");
  187. #ifdef CONFIG_PCIE3
  188. pcie_configured = is_serdes_configured(PCIE3);
  189. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  190. set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_512M,
  191. LAW_TRGT_IF_PCIE_3);
  192. set_next_law(CONFIG_SYS_PCIE3_IO_PHYS, LAW_SIZE_64K,
  193. LAW_TRGT_IF_PCIE_3);
  194. SET_STD_PCIE_INFO(pci_info[num], 3);
  195. pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info[num].regs);
  196. printf (" PCIE3 connected to Slot3 as %s (base address %lx)\n",
  197. pcie_ep ? "Endpoint" : "Root Complex",
  198. pci_info[num].regs);
  199. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  200. &pcie3_hose, first_free_busno);
  201. } else {
  202. printf (" PCIE3: disabled\n");
  203. }
  204. puts("\n");
  205. #else
  206. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
  207. #endif
  208. #ifdef CONFIG_PCIE1
  209. pcie_configured = is_serdes_configured(PCIE1);
  210. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  211. set_next_law(CONFIG_SYS_PCIE1_MEM_PHYS, LAW_SIZE_128M,
  212. LAW_TRGT_IF_PCIE_1);
  213. set_next_law(CONFIG_SYS_PCIE1_IO_PHYS, LAW_SIZE_64K,
  214. LAW_TRGT_IF_PCIE_1);
  215. SET_STD_PCIE_INFO(pci_info[num], 1);
  216. pcie_ep = fsl_setup_hose(&pcie1_hose, pci_info[num].regs);
  217. printf (" PCIE1 connected to Slot1 as %s (base address %lx)\n",
  218. pcie_ep ? "Endpoint" : "Root Complex",
  219. pci_info[num].regs);
  220. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  221. &pcie1_hose, first_free_busno);
  222. } else {
  223. printf (" PCIE1: disabled\n");
  224. }
  225. puts("\n");
  226. #else
  227. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE); /* disable */
  228. #endif
  229. #ifdef CONFIG_PCIE2
  230. pcie_configured = is_serdes_configured(PCIE2);
  231. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  232. set_next_law(CONFIG_SYS_PCIE2_MEM_PHYS, LAW_SIZE_128M,
  233. LAW_TRGT_IF_PCIE_2);
  234. set_next_law(CONFIG_SYS_PCIE2_IO_PHYS, LAW_SIZE_64K,
  235. LAW_TRGT_IF_PCIE_2);
  236. SET_STD_PCIE_INFO(pci_info[num], 2);
  237. pcie_ep = fsl_setup_hose(&pcie2_hose, pci_info[num].regs);
  238. printf (" PCIE2 connected to Slot 2 as %s (base address %lx)\n",
  239. pcie_ep ? "Endpoint" : "Root Complex",
  240. pci_info[num].regs);
  241. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  242. &pcie2_hose, first_free_busno);
  243. } else {
  244. printf (" PCIE2: disabled\n");
  245. }
  246. puts("\n");
  247. #else
  248. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE2); /* disable */
  249. #endif
  250. #ifdef CONFIG_PCI1
  251. pci_speed = 66666000;
  252. pci_32 = 1;
  253. pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
  254. pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
  255. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  256. set_next_law(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_256M,
  257. LAW_TRGT_IF_PCI);
  258. set_next_law(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_64K,
  259. LAW_TRGT_IF_PCI);
  260. SET_STD_PCI_INFO(pci_info[num], 1);
  261. pci_agent = fsl_setup_hose(&pci1_hose, pci_info[num].regs);
  262. printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
  263. (pci_32) ? 32 : 64,
  264. (pci_speed == 33333000) ? "33" :
  265. (pci_speed == 66666000) ? "66" : "unknown",
  266. pci_clk_sel ? "sync" : "async",
  267. pci_agent ? "agent" : "host",
  268. pci_arb ? "arbiter" : "external-arbiter",
  269. pci_info[num].regs);
  270. first_free_busno = fsl_pci_init_port(&pci_info[num++],
  271. &pci1_hose, first_free_busno);
  272. } else {
  273. printf (" PCI: disabled\n");
  274. }
  275. puts("\n");
  276. #else
  277. setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
  278. #endif
  279. }
  280. #endif
  281. int board_early_init_r(void)
  282. {
  283. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  284. const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
  285. /*
  286. * Remap Boot flash + PROMJET region to caching-inhibited
  287. * so that flash can be erased properly.
  288. */
  289. /* Flush d-cache and invalidate i-cache of any FLASH data */
  290. flush_dcache();
  291. invalidate_icache();
  292. /* invalidate existing TLB entry for flash + promjet */
  293. disable_tlb(flash_esel);
  294. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  295. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  296. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  297. return 0;
  298. }
  299. int board_eth_init(bd_t *bis)
  300. {
  301. #ifdef CONFIG_TSEC_ENET
  302. struct tsec_info_struct tsec_info[2];
  303. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  304. int num = 0;
  305. uint sdrs2_io_sel =
  306. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  307. #ifdef CONFIG_TSEC1
  308. SET_STD_TSEC_INFO(tsec_info[num], 1);
  309. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
  310. tsec_info[num].phyaddr = 0;
  311. tsec_info[num].flags |= TSEC_SGMII;
  312. }
  313. num++;
  314. #endif
  315. #ifdef CONFIG_TSEC3
  316. SET_STD_TSEC_INFO(tsec_info[num], 3);
  317. if (sdrs2_io_sel == 4) {
  318. tsec_info[num].phyaddr = 1;
  319. tsec_info[num].flags |= TSEC_SGMII;
  320. }
  321. num++;
  322. #endif
  323. if (!num) {
  324. printf("No TSECs initialized\n");
  325. return 0;
  326. }
  327. #ifdef CONFIG_FSL_SGMII_RISER
  328. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
  329. fsl_sgmii_riser_init(tsec_info, num);
  330. #endif
  331. tsec_eth_init(bis, tsec_info, num);
  332. #endif
  333. return pci_eth_init(bis);
  334. }
  335. #if defined(CONFIG_OF_BOARD_SETUP)
  336. void ft_board_setup(void *blob, bd_t *bd)
  337. {
  338. ft_cpu_setup(blob, bd);
  339. FT_FSL_PCI_SETUP;
  340. #ifdef CONFIG_FSL_SGMII_RISER
  341. fsl_sgmii_riser_fdt_fixup(blob);
  342. #endif
  343. }
  344. #endif