mpc8360emds.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422
  1. /*
  2. * Copyright (C) 2006 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. */
  13. #include <common.h>
  14. #include <ioports.h>
  15. #include <mpc83xx.h>
  16. #include <i2c.h>
  17. #include <miiphy.h>
  18. #if defined(CONFIG_PCI)
  19. #include <pci.h>
  20. #endif
  21. #include <spd_sdram.h>
  22. #include <asm/mmu.h>
  23. #include <asm/io.h>
  24. #if defined(CONFIG_OF_LIBFDT)
  25. #include <libfdt.h>
  26. #endif
  27. #include <hwconfig.h>
  28. #include <fdt_support.h>
  29. #if defined(CONFIG_PQ_MDS_PIB)
  30. #include "../common/pq-mds-pib.h"
  31. #endif
  32. #include "../../../drivers/qe/uec.h"
  33. const qe_iop_conf_t qe_iop_conf_tab[] = {
  34. /* GETH1 */
  35. {0, 3, 1, 0, 1}, /* TxD0 */
  36. {0, 4, 1, 0, 1}, /* TxD1 */
  37. {0, 5, 1, 0, 1}, /* TxD2 */
  38. {0, 6, 1, 0, 1}, /* TxD3 */
  39. {1, 6, 1, 0, 3}, /* TxD4 */
  40. {1, 7, 1, 0, 1}, /* TxD5 */
  41. {1, 9, 1, 0, 2}, /* TxD6 */
  42. {1, 10, 1, 0, 2}, /* TxD7 */
  43. {0, 9, 2, 0, 1}, /* RxD0 */
  44. {0, 10, 2, 0, 1}, /* RxD1 */
  45. {0, 11, 2, 0, 1}, /* RxD2 */
  46. {0, 12, 2, 0, 1}, /* RxD3 */
  47. {0, 13, 2, 0, 1}, /* RxD4 */
  48. {1, 1, 2, 0, 2}, /* RxD5 */
  49. {1, 0, 2, 0, 2}, /* RxD6 */
  50. {1, 4, 2, 0, 2}, /* RxD7 */
  51. {0, 7, 1, 0, 1}, /* TX_EN */
  52. {0, 8, 1, 0, 1}, /* TX_ER */
  53. {0, 15, 2, 0, 1}, /* RX_DV */
  54. {0, 16, 2, 0, 1}, /* RX_ER */
  55. {0, 0, 2, 0, 1}, /* RX_CLK */
  56. {2, 9, 1, 0, 3}, /* GTX_CLK - CLK10 */
  57. {2, 8, 2, 0, 1}, /* GTX125 - CLK9 */
  58. /* GETH2 */
  59. {0, 17, 1, 0, 1}, /* TxD0 */
  60. {0, 18, 1, 0, 1}, /* TxD1 */
  61. {0, 19, 1, 0, 1}, /* TxD2 */
  62. {0, 20, 1, 0, 1}, /* TxD3 */
  63. {1, 2, 1, 0, 1}, /* TxD4 */
  64. {1, 3, 1, 0, 2}, /* TxD5 */
  65. {1, 5, 1, 0, 3}, /* TxD6 */
  66. {1, 8, 1, 0, 3}, /* TxD7 */
  67. {0, 23, 2, 0, 1}, /* RxD0 */
  68. {0, 24, 2, 0, 1}, /* RxD1 */
  69. {0, 25, 2, 0, 1}, /* RxD2 */
  70. {0, 26, 2, 0, 1}, /* RxD3 */
  71. {0, 27, 2, 0, 1}, /* RxD4 */
  72. {1, 12, 2, 0, 2}, /* RxD5 */
  73. {1, 13, 2, 0, 3}, /* RxD6 */
  74. {1, 11, 2, 0, 2}, /* RxD7 */
  75. {0, 21, 1, 0, 1}, /* TX_EN */
  76. {0, 22, 1, 0, 1}, /* TX_ER */
  77. {0, 29, 2, 0, 1}, /* RX_DV */
  78. {0, 30, 2, 0, 1}, /* RX_ER */
  79. {0, 31, 2, 0, 1}, /* RX_CLK */
  80. {2, 2, 1, 0, 2}, /* GTX_CLK = CLK10 */
  81. {2, 3, 2, 0, 1}, /* GTX125 - CLK4 */
  82. {0, 1, 3, 0, 2}, /* MDIO */
  83. {0, 2, 1, 0, 1}, /* MDC */
  84. {5, 0, 1, 0, 2}, /* UART2_SOUT */
  85. {5, 1, 2, 0, 3}, /* UART2_CTS */
  86. {5, 2, 1, 0, 1}, /* UART2_RTS */
  87. {5, 3, 2, 0, 2}, /* UART2_SIN */
  88. {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */
  89. };
  90. /* Handle "mpc8360ea rev.2.1 erratum 2: RGMII Timing"? */
  91. static int board_handle_erratum2(void)
  92. {
  93. const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  94. return REVID_MAJOR(immr->sysconf.spridr) == 2 &&
  95. REVID_MINOR(immr->sysconf.spridr) == 1;
  96. }
  97. int board_early_init_f(void)
  98. {
  99. const immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
  100. u8 *bcsr = (u8 *)CONFIG_SYS_BCSR;
  101. /* Enable flash write */
  102. bcsr[0xa] &= ~0x04;
  103. /* Disable G1TXCLK, G2TXCLK h/w buffers (rev.2.x h/w bug workaround) */
  104. if (REVID_MAJOR(immr->sysconf.spridr) == 2)
  105. bcsr[0xe] = 0x30;
  106. /* Enable second UART */
  107. bcsr[0x9] &= ~0x01;
  108. if (board_handle_erratum2()) {
  109. void *immap = (immap_t *)(CONFIG_SYS_IMMR + 0x14a8);
  110. /*
  111. * IMMR + 0x14A8[4:5] = 11 (clk delay for UCC 2)
  112. * IMMR + 0x14A8[18:19] = 11 (clk delay for UCC 1)
  113. */
  114. setbits_be32(immap, 0x0c003000);
  115. /*
  116. * IMMR + 0x14AC[20:27] = 10101010
  117. * (data delay for both UCC's)
  118. */
  119. clrsetbits_be32(immap + 4, 0xff0, 0xaa0);
  120. }
  121. return 0;
  122. }
  123. int board_early_init_r(void)
  124. {
  125. #ifdef CONFIG_PQ_MDS_PIB
  126. pib_init();
  127. #endif
  128. return 0;
  129. }
  130. #ifdef CONFIG_UEC_ETH
  131. static uec_info_t uec_info[] = {
  132. #ifdef CONFIG_UEC_ETH1
  133. STD_UEC_INFO(1),
  134. #endif
  135. #ifdef CONFIG_UEC_ETH2
  136. STD_UEC_INFO(2),
  137. #endif
  138. };
  139. int board_eth_init(bd_t *bd)
  140. {
  141. if (board_handle_erratum2()) {
  142. int i;
  143. for (i = 0; i < ARRAY_SIZE(uec_info); i++)
  144. uec_info[i].enet_interface_type = RGMII_RXID;
  145. uec_info[i].speed = 1000;
  146. }
  147. return uec_eth_init(bd, uec_info, ARRAY_SIZE(uec_info));
  148. }
  149. #endif /* CONFIG_UEC_ETH */
  150. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  151. extern void ddr_enable_ecc(unsigned int dram_size);
  152. #endif
  153. int fixed_sdram(void);
  154. static int sdram_init(unsigned int base);
  155. phys_size_t initdram(int board_type)
  156. {
  157. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  158. u32 msize = 0;
  159. u32 lbc_sdram_size;
  160. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  161. return -1;
  162. /* DDR SDRAM - Main SODIMM */
  163. im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
  164. #if defined(CONFIG_SPD_EEPROM)
  165. msize = spd_sdram();
  166. #else
  167. msize = fixed_sdram();
  168. #endif
  169. #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  170. /*
  171. * Initialize DDR ECC byte
  172. */
  173. ddr_enable_ecc(msize * 1024 * 1024);
  174. #endif
  175. /*
  176. * Initialize SDRAM if it is on local bus.
  177. */
  178. lbc_sdram_size = sdram_init(msize * 1024 * 1024);
  179. if (!msize)
  180. msize = lbc_sdram_size;
  181. /* return total bus SDRAM size(bytes) -- DDR */
  182. return (msize * 1024 * 1024);
  183. }
  184. #if !defined(CONFIG_SPD_EEPROM)
  185. /*************************************************************************
  186. * fixed sdram init -- doesn't use serial presence detect.
  187. ************************************************************************/
  188. int fixed_sdram(void)
  189. {
  190. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  191. u32 msize = 0;
  192. u32 ddr_size;
  193. u32 ddr_size_log2;
  194. msize = CONFIG_SYS_DDR_SIZE;
  195. for (ddr_size = msize << 20, ddr_size_log2 = 0;
  196. (ddr_size > 1); ddr_size = ddr_size >> 1, ddr_size_log2++) {
  197. if (ddr_size & 1) {
  198. return -1;
  199. }
  200. }
  201. im->sysconf.ddrlaw[0].ar =
  202. LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
  203. #if (CONFIG_SYS_DDR_SIZE != 256)
  204. #warning Currenly any ddr size other than 256 is not supported
  205. #endif
  206. #ifdef CONFIG_DDR_II
  207. im->ddr.csbnds[0].csbnds = CONFIG_SYS_DDR_CS0_BNDS;
  208. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
  209. im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  210. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  211. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  212. im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  213. im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
  214. im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
  215. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  216. im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
  217. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  218. im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
  219. #else
  220. im->ddr.csbnds[0].csbnds = 0x00000007;
  221. im->ddr.csbnds[1].csbnds = 0x0008000f;
  222. im->ddr.cs_config[0] = CONFIG_SYS_DDR_CONFIG;
  223. im->ddr.cs_config[1] = CONFIG_SYS_DDR_CONFIG;
  224. im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  225. im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  226. im->ddr.sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  227. im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
  228. im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  229. #endif
  230. udelay(200);
  231. im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
  232. return msize;
  233. }
  234. #endif /*!CONFIG_SYS_SPD_EEPROM */
  235. int checkboard(void)
  236. {
  237. puts("Board: Freescale MPC8360EMDS\n");
  238. return 0;
  239. }
  240. /*
  241. * if MPC8360EMDS is soldered with SDRAM
  242. */
  243. #ifdef CONFIG_SYS_LB_SDRAM
  244. /*
  245. * Initialize SDRAM memory on the Local Bus.
  246. */
  247. static int sdram_init(unsigned int base)
  248. {
  249. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  250. fsl_lbc_t *lbc = LBC_BASE_ADDR;
  251. const int sdram_size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
  252. int rem = base % sdram_size;
  253. uint *sdram_addr;
  254. /* window base address should be aligned to the window size */
  255. if (rem)
  256. base = base - rem + sdram_size;
  257. sdram_addr = (uint *)base;
  258. /*
  259. * Setup SDRAM Base and Option Registers
  260. */
  261. set_lbc_br(2, base | CONFIG_SYS_BR2);
  262. set_lbc_or(2, CONFIG_SYS_OR2);
  263. immap->sysconf.lblaw[2].bar = base;
  264. immap->sysconf.lblaw[2].ar = CONFIG_SYS_LBLAWAR2;
  265. /*setup mtrpt, lsrt and lbcr for LB bus */
  266. lbc->lbcr = CONFIG_SYS_LBC_LBCR;
  267. lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
  268. lbc->lsrt = CONFIG_SYS_LBC_LSRT;
  269. asm("sync");
  270. /*
  271. * Configure the SDRAM controller Machine Mode Register.
  272. */
  273. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* Normal Operation */
  274. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* Precharge All Banks */
  275. asm("sync");
  276. *sdram_addr = 0xff;
  277. udelay(100);
  278. /*
  279. * We need do 8 times auto refresh operation.
  280. */
  281. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
  282. asm("sync");
  283. *sdram_addr = 0xff; /* 1 times */
  284. udelay(100);
  285. *sdram_addr = 0xff; /* 2 times */
  286. udelay(100);
  287. *sdram_addr = 0xff; /* 3 times */
  288. udelay(100);
  289. *sdram_addr = 0xff; /* 4 times */
  290. udelay(100);
  291. *sdram_addr = 0xff; /* 5 times */
  292. udelay(100);
  293. *sdram_addr = 0xff; /* 6 times */
  294. udelay(100);
  295. *sdram_addr = 0xff; /* 7 times */
  296. udelay(100);
  297. *sdram_addr = 0xff; /* 8 times */
  298. udelay(100);
  299. /* Mode register write operation */
  300. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
  301. asm("sync");
  302. *(sdram_addr + 0xcc) = 0xff;
  303. udelay(100);
  304. /* Normal operation */
  305. lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5 | 0x40000000;
  306. asm("sync");
  307. *sdram_addr = 0xff;
  308. udelay(100);
  309. /*
  310. * In non-aligned case we don't [normally] use that memory because
  311. * there is a hole.
  312. */
  313. if (rem)
  314. return 0;
  315. return CONFIG_SYS_LBC_SDRAM_SIZE;
  316. }
  317. #else
  318. static int sdram_init(unsigned int base) { return 0; }
  319. #endif
  320. #if defined(CONFIG_OF_BOARD_SETUP)
  321. static void ft_board_fixup_qe_usb(void *blob, bd_t *bd)
  322. {
  323. if (!hwconfig_subarg_cmp("qe_usb", "mode", "peripheral"))
  324. return;
  325. do_fixup_by_compat(blob, "fsl,mpc8323-qe-usb", "mode",
  326. "peripheral", sizeof("peripheral"), 1);
  327. }
  328. void ft_board_setup(void *blob, bd_t *bd)
  329. {
  330. ft_cpu_setup(blob, bd);
  331. #ifdef CONFIG_PCI
  332. ft_pci_setup(blob, bd);
  333. #endif
  334. ft_board_fixup_qe_usb(blob, bd);
  335. /*
  336. * mpc8360ea pb mds errata 2: RGMII timing
  337. * if on mpc8360ea rev. 2.1,
  338. * change both ucc phy-connection-types from rgmii-id to rgmii-rxid
  339. */
  340. if (board_handle_erratum2()) {
  341. int nodeoffset;
  342. const char *prop;
  343. int path;
  344. nodeoffset = fdt_path_offset(blob, "/aliases");
  345. if (nodeoffset >= 0) {
  346. #if defined(CONFIG_HAS_ETH0)
  347. /* fixup UCC 1 if using rgmii-id mode */
  348. prop = fdt_getprop(blob, nodeoffset, "ethernet0", NULL);
  349. if (prop) {
  350. path = fdt_path_offset(blob, prop);
  351. prop = fdt_getprop(blob, path,
  352. "phy-connection-type", 0);
  353. if (prop && (strcmp(prop, "rgmii-id") == 0))
  354. fdt_setprop(blob, path,
  355. "phy-connection-type",
  356. "rgmii-rxid",
  357. sizeof("rgmii-rxid"));
  358. }
  359. #endif
  360. #if defined(CONFIG_HAS_ETH1)
  361. /* fixup UCC 2 if using rgmii-id mode */
  362. prop = fdt_getprop(blob, nodeoffset, "ethernet1", NULL);
  363. if (prop) {
  364. path = fdt_path_offset(blob, prop);
  365. prop = fdt_getprop(blob, path,
  366. "phy-connection-type", 0);
  367. if (prop && (strcmp(prop, "rgmii-id") == 0))
  368. fdt_setprop(blob, path,
  369. "phy-connection-type",
  370. "rgmii-rxid",
  371. sizeof("rgmii-rxid"));
  372. }
  373. #endif
  374. }
  375. }
  376. }
  377. #endif