canmb.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * (C) Copyright 2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. #if defined(CONFIG_MPC5200_DDR)
  30. #include "mt46v16m16-75.h"
  31. #else
  32. #include "mt48lc16m32s2-75.h"
  33. #endif
  34. #ifndef CONFIG_SYS_RAMBOOT
  35. static void sdram_start (int hi_addr)
  36. {
  37. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  38. /* unlock mode register */
  39. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  40. __asm__ volatile ("sync");
  41. /* precharge all banks */
  42. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  43. __asm__ volatile ("sync");
  44. #if SDRAM_DDR
  45. /* set mode register: extended mode */
  46. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  47. __asm__ volatile ("sync");
  48. /* set mode register: reset DLL */
  49. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  50. __asm__ volatile ("sync");
  51. #endif
  52. /* precharge all banks */
  53. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  54. __asm__ volatile ("sync");
  55. /* auto refresh */
  56. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  57. __asm__ volatile ("sync");
  58. /* set mode register */
  59. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  60. __asm__ volatile ("sync");
  61. /* normal operation */
  62. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  63. __asm__ volatile ("sync");
  64. }
  65. #endif
  66. /*
  67. * ATTENTION: Although partially referenced initdram does NOT make real use
  68. * use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE
  69. * is something else than 0x00000000.
  70. */
  71. phys_size_t initdram (int board_type)
  72. {
  73. ulong dramsize = 0;
  74. ulong dramsize2 = 0;
  75. #ifndef CONFIG_SYS_RAMBOOT
  76. ulong test1, test2;
  77. /* setup SDRAM chip selects */
  78. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  79. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  80. __asm__ volatile ("sync");
  81. /* setup config registers */
  82. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  83. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  84. __asm__ volatile ("sync");
  85. #if SDRAM_DDR
  86. /* set tap delay */
  87. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  88. __asm__ volatile ("sync");
  89. #endif
  90. /* find RAM size using SDRAM CS0 only */
  91. sdram_start(0);
  92. test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  93. sdram_start(1);
  94. test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);
  95. if (test1 > test2) {
  96. sdram_start(0);
  97. dramsize = test1;
  98. } else {
  99. dramsize = test2;
  100. }
  101. /* memory smaller than 1MB is impossible */
  102. if (dramsize < (1 << 20)) {
  103. dramsize = 0;
  104. }
  105. /* set SDRAM CS0 size according to the amount of RAM found */
  106. if (dramsize > 0) {
  107. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  108. } else {
  109. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  110. }
  111. /* let SDRAM CS1 start right after CS0 */
  112. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  113. /* find RAM size using SDRAM CS1 only */
  114. if (!dramsize)
  115. sdram_start(0);
  116. test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  117. if (!dramsize) {
  118. sdram_start(1);
  119. test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);
  120. }
  121. if (test1 > test2) {
  122. sdram_start(0);
  123. dramsize2 = test1;
  124. } else {
  125. dramsize2 = test2;
  126. }
  127. /* memory smaller than 1MB is impossible */
  128. if (dramsize2 < (1 << 20)) {
  129. dramsize2 = 0;
  130. }
  131. /* set SDRAM CS1 size according to the amount of RAM found */
  132. if (dramsize2 > 0) {
  133. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  134. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  135. } else {
  136. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  137. }
  138. #else /* CONFIG_SYS_RAMBOOT */
  139. /* retrieve size of memory connected to SDRAM CS0 */
  140. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  141. if (dramsize >= 0x13) {
  142. dramsize = (1 << (dramsize - 0x13)) << 20;
  143. } else {
  144. dramsize = 0;
  145. }
  146. /* retrieve size of memory connected to SDRAM CS1 */
  147. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  148. if (dramsize2 >= 0x13) {
  149. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  150. } else {
  151. dramsize2 = 0;
  152. }
  153. #endif /* CONFIG_SYS_RAMBOOT */
  154. return dramsize + dramsize2;
  155. }
  156. int checkboard (void)
  157. {
  158. puts ("Board: CANMB\n");
  159. return 0;
  160. }
  161. int board_early_init_r (void)
  162. {
  163. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  164. *(vu_long *)MPC5XXX_BOOTCS_START =
  165. *(vu_long *)MPC5XXX_CS0_START = START_REG(CONFIG_SYS_FLASH_BASE);
  166. *(vu_long *)MPC5XXX_BOOTCS_STOP =
  167. *(vu_long *)MPC5XXX_CS0_STOP = STOP_REG(CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_SIZE);
  168. return 0;
  169. }