custom_fpga.h 2.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576
  1. /*
  2. * (C) Copyright 2010, Thomas Chou <thomas@wytron.com.tw>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This file is generated by sopc-create-config-files.
  9. */
  10. #ifndef _CUSTOM_FPGA_H_
  11. #define _CUSTOM_FPGA_H_
  12. /* generated from std_1c20.sopc */
  13. /* cpu.data_master is a altera_nios2 */
  14. #define CONFIG_SYS_CLK_FREQ 50000000
  15. #define CONFIG_SYS_RESET_ADDR 0x00000000
  16. #define CONFIG_SYS_EXCEPTION_ADDR 0x01000020
  17. #define CONFIG_SYS_ICACHE_SIZE 4096
  18. #define CONFIG_SYS_ICACHELINE_SIZE 32
  19. #define CONFIG_SYS_DCACHE_SIZE 2048
  20. #define CONFIG_SYS_DCACHELINE_SIZE 4
  21. /* sdram.s1 is a altera_avalon_new_sdram_controller */
  22. #define CONFIG_SYS_SDRAM_BASE 0x01000000
  23. #define CONFIG_SYS_SDRAM_SIZE 0x01000000
  24. /* uart1.s1 is a altera_avalon_uart */
  25. #define CONFIG_SYS_UART_BASE 0x82120840
  26. #define CONFIG_SYS_UART_FREQ 50000000
  27. #define CONFIG_SYS_UART_BAUD 115200
  28. /* lan91c111.s1 is a altera_avalon_lan91c111 */
  29. #define CONFIG_SMC91111_BASE 0x82110300
  30. #define CONFIG_SMC91111
  31. #define CONFIG_SMC_USE_32_BIT
  32. /* epcs_controller.epcs_control_port is a altera_avalon_epcs_flash_controller */
  33. #define EPCS_CONTROLLER_REG_BASE 0x82100200
  34. #define CONFIG_SYS_ALTERA_SPI_LIST { EPCS_CONTROLLER_REG_BASE }
  35. #define CONFIG_ALTERA_SPI
  36. #define CONFIG_CMD_SPI
  37. #define CONFIG_CMD_SF
  38. #define CONFIG_SF_DEFAULT_SPEED 30000000
  39. #define CONFIG_SPI_FLASH
  40. #define CONFIG_SPI_FLASH_STMICRO
  41. /* jtag_uart.avalon_jtag_slave is a altera_avalon_jtag_uart */
  42. #define CONFIG_SYS_JTAG_UART_BASE 0x821208b0
  43. /* led_pio.s1 is a altera_avalon_pio */
  44. #define LED_PIO_BASE 0x82120870
  45. /* high_res_timer.s1 is a altera_avalon_timer */
  46. #define CONFIG_SYS_TIMER_BASE 0x82120820
  47. #define CONFIG_SYS_TIMER_IRQ 3
  48. #define CONFIG_SYS_TIMER_FREQ 50000000
  49. /* ext_flash.s1 is a altera_avalon_cfi_flash */
  50. #define CONFIG_SYS_FLASH_BASE 0x80000000
  51. #define CONFIG_FLASH_CFI_DRIVER
  52. #define CONFIG_SYS_CFI_FLASH_STATUS_POLL /* fix amd flash issue */
  53. #define CONFIG_SYS_FLASH_CFI
  54. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  55. #define CONFIG_SYS_FLASH_PROTECTION
  56. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  57. #define CONFIG_SYS_MAX_FLASH_SECT 1024
  58. /* ext_ram.s1 is a altera_nios_dev_kit_stratix_edition_sram2 */
  59. #define CONFIG_SYS_SRAM_BASE 0x02000000
  60. #define CONFIG_SYS_SRAM_SIZE 0x00100000
  61. /* sysid.control_slave is a altera_avalon_sysid */
  62. #define CONFIG_SYS_SYSID_BASE 0x821208b8
  63. #endif /* _CUSTOM_FPGA_H_ */