ppc440.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190
  1. /*----------------------------------------------------------------------------+
  2. | This source code is dual-licensed. You may use it under the terms of the
  3. | GNU General Public License version 2, or under the license below.
  4. |
  5. | This source code has been made available to you by IBM on an AS-IS
  6. | basis. Anyone receiving this source is licensed under IBM
  7. | copyrights to use it in any way he or she deems fit, including
  8. | copying it, modifying it, compiling it, and redistributing it either
  9. | with or without modifications. No license under IBM patents or
  10. | patent applications is to be implied by the copyright license.
  11. |
  12. | Any user of this software should understand that IBM cannot provide
  13. | technical support for this software and will not be responsible for
  14. | any consequences resulting from the use of this software.
  15. |
  16. | Any person who transfers this source code or any derivative work
  17. | must include the IBM copyright notice, this paragraph, and the
  18. | preceding two paragraphs in the transferred software.
  19. |
  20. | COPYRIGHT I B M CORPORATION 1999
  21. | LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  22. +----------------------------------------------------------------------------*/
  23. /*
  24. * (C) Copyright 2006
  25. * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
  26. * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
  27. * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
  28. * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
  29. * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
  30. *
  31. * (C) Copyright 2010
  32. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  33. *
  34. * This program is free software; you can redistribute it and/or
  35. * modify it under the terms of the GNU General Public License as
  36. * published by the Free Software Foundation; either version 2 of
  37. * the License, or (at your option) any later version.
  38. *
  39. * This program is distributed in the hope that it will be useful,
  40. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  41. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  42. * GNU General Public License for more details.
  43. *
  44. * You should have received a copy of the GNU General Public License
  45. * along with this program; if not, write to the Free Software
  46. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  47. * MA 02111-1307 USA
  48. */
  49. #ifndef __PPC440_H__
  50. #define __PPC440_H__
  51. #define CONFIG_SYS_DCACHE_SIZE (32 << 10) /* For AMCC 440 CPUs */
  52. /*
  53. * DCRs & Related
  54. */
  55. /* Memory mapped registers */
  56. #define PCIL0_CFGADR (CONFIG_SYS_PCI_BASE + 0x0ec00000)
  57. #define PCIL0_CFGDATA (CONFIG_SYS_PCI_BASE + 0x0ec00004)
  58. #define PCIL0_CFGBASE (CONFIG_SYS_PCI_BASE + 0x0ec80000)
  59. #define PCIL0_IOBASE (CONFIG_SYS_PCI_BASE + 0x08000000)
  60. /* DCR registers */
  61. /* CPR register declarations */
  62. #define CPR0_PLLC 0x0040
  63. #define CPR0_PLLD 0x0060
  64. #define CPR0_PRIMAD0 0x0080
  65. #define CPR0_PRIMBD0 0x00a0
  66. #define CPR0_OPBD0 0x00c0
  67. #define CPR0_PERD 0x00e0
  68. #define CPR0_MALD 0x0100
  69. #define CPR0_SPCID 0x0120
  70. #define CPR0_ICFG 0x0140
  71. /* SDR register definations */
  72. #define SDR0_SDSTP0 0x0020
  73. #define SDR0_SDSTP1 0x0021
  74. #define SDR0_PINSTP 0x0040
  75. #define SDR0_SDCS0 0x0060
  76. #define SDR0_ECID0 0x0080
  77. #define SDR0_ECID1 0x0081
  78. #define SDR0_ECID2 0x0082
  79. #define SDR0_ECID3 0x0083
  80. #define SDR0_DDR0 0x00e1
  81. #define SDR0_EBC 0x0100
  82. #define SDR0_UART0 0x0120
  83. #define SDR0_UART1 0x0121
  84. #define SDR0_UART2 0x0122
  85. #define SDR0_UART3 0x0123
  86. #define SDR0_CP440 0x0180
  87. #define SDR0_XCR 0x01c0
  88. #define SDR0_XCR0 0x01c0
  89. #define SDR0_XPLLC 0x01c1
  90. #define SDR0_XPLLD 0x01c2
  91. #define SDR0_SRST 0x0200
  92. #define SDR0_SRST0 SDR0_SRST
  93. #define SDR0_SRST1 0x0201
  94. #define SDR0_AMP0 0x0240
  95. #define SDR0_AMP1 0x0241
  96. #define SDR0_USB0 0x0320
  97. #define SDR0_CUST0 0x4000
  98. #define SDR0_CUST1 0x4002
  99. #define SDR0_CUST2 0x4004
  100. #define SDR0_CUST3 0x4006
  101. #define SDR0_PFC0 0x4100
  102. #define SDR0_PFC1 0x4101
  103. #define SDR0_PFC2 0x4102
  104. #define SDR0_PFC4 0x4104
  105. #define SDR0_MFR 0x4300
  106. #define SDR0_DDR0_DDRM_DECODE(n) ((((u32)(n)) >> 29) & 0x03)
  107. #define SDR0_PCI0_PAE_MASK (0x80000000 >> 0)
  108. #define SDR0_XCR0_PAE_MASK (0x80000000 >> 0)
  109. #define SDR0_PFC0_GEIE_MASK 0x00003e00
  110. #define SDR0_PFC0_GEIE_TRE 0x00003e00
  111. #define SDR0_PFC0_GEIE_NOTRE 0x00000000
  112. #define SDR0_PFC0_TRE_MASK (0x80000000 >> 23)
  113. #define SDR0_PFC0_TRE_DISABLE 0x00000000
  114. #define SDR0_PFC0_TRE_ENABLE (0x80000000 >> 23)
  115. /*
  116. * Core Configuration/MMU configuration for 440
  117. */
  118. #define CCR0_DAPUIB 0x00100000
  119. #define CCR0_DTB 0x00008000
  120. #define SDR0_SDCS_SDD (0x80000000 >> 31)
  121. /* todo: move this code from macro offsets to struct */
  122. #define PCIL0_VENDID (PCIL0_CFGBASE + PCI_VENDOR_ID )
  123. #define PCIL0_DEVID (PCIL0_CFGBASE + PCI_DEVICE_ID )
  124. #define PCIL0_CMD (PCIL0_CFGBASE + PCI_COMMAND )
  125. #define PCIL0_STATUS (PCIL0_CFGBASE + PCI_STATUS )
  126. #define PCIL0_REVID (PCIL0_CFGBASE + PCI_REVISION_ID )
  127. #define PCIL0_CLS (PCIL0_CFGBASE + PCI_CLASS_CODE)
  128. #define PCIL0_CACHELS (PCIL0_CFGBASE + PCI_CACHE_LINE_SIZE )
  129. #define PCIL0_LATTIM (PCIL0_CFGBASE + PCI_LATENCY_TIMER )
  130. #define PCIL0_HDTYPE (PCIL0_CFGBASE + PCI_HEADER_TYPE )
  131. #define PCIL0_BIST (PCIL0_CFGBASE + PCI_BIST )
  132. #define PCIL0_BAR0 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_0 )
  133. #define PCIL0_BAR1 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_1 )
  134. #define PCIL0_BAR2 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_2 )
  135. #define PCIL0_BAR3 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_3 )
  136. #define PCIL0_BAR4 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_4 )
  137. #define PCIL0_BAR5 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_5 )
  138. #define PCIL0_CISPTR (PCIL0_CFGBASE + PCI_CARDBUS_CIS )
  139. #define PCIL0_SBSYSVID (PCIL0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
  140. #define PCIL0_SBSYSID (PCIL0_CFGBASE + PCI_SUBSYSTEM_ID )
  141. #define PCIL0_EROMBA (PCIL0_CFGBASE + PCI_ROM_ADDRESS )
  142. #define PCIL0_CAP (PCIL0_CFGBASE + PCI_CAPABILITY_LIST )
  143. #define PCIL0_RES0 (PCIL0_CFGBASE + 0x0035 )
  144. #define PCIL0_RES1 (PCIL0_CFGBASE + 0x0036 )
  145. #define PCIL0_RES2 (PCIL0_CFGBASE + 0x0038 )
  146. #define PCIL0_INTLN (PCIL0_CFGBASE + PCI_INTERRUPT_LINE )
  147. #define PCIL0_INTPN (PCIL0_CFGBASE + PCI_INTERRUPT_PIN )
  148. #define PCIL0_MINGNT (PCIL0_CFGBASE + PCI_MIN_GNT )
  149. #define PCIL0_MAXLTNCY (PCIL0_CFGBASE + PCI_MAX_LAT )
  150. #define PCIL0_POM0LAL (PCIL0_CFGBASE + 0x0068)
  151. #define PCIL0_POM0LAH (PCIL0_CFGBASE + 0x006c)
  152. #define PCIL0_POM0SA (PCIL0_CFGBASE + 0x0070)
  153. #define PCIL0_POM0PCIAL (PCIL0_CFGBASE + 0x0074)
  154. #define PCIL0_POM0PCIAH (PCIL0_CFGBASE + 0x0078)
  155. #define PCIL0_POM1LAL (PCIL0_CFGBASE + 0x007c)
  156. #define PCIL0_POM1LAH (PCIL0_CFGBASE + 0x0080)
  157. #define PCIL0_POM1SA (PCIL0_CFGBASE + 0x0084)
  158. #define PCIL0_POM1PCIAL (PCIL0_CFGBASE + 0x0088)
  159. #define PCIL0_POM1PCIAH (PCIL0_CFGBASE + 0x008c)
  160. #define PCIL0_POM2SA (PCIL0_CFGBASE + 0x0090)
  161. #define PCIL0_PIM0SA (PCIL0_CFGBASE + 0x0098)
  162. #define PCIL0_PIM0LAL (PCIL0_CFGBASE + 0x009c)
  163. #define PCIL0_PIM0LAH (PCIL0_CFGBASE + 0x00a0)
  164. #define PCIL0_PIM1SA (PCIL0_CFGBASE + 0x00a4)
  165. #define PCIL0_PIM1LAL (PCIL0_CFGBASE + 0x00a8)
  166. #define PCIL0_PIM1LAH (PCIL0_CFGBASE + 0x00ac)
  167. #define PCIL0_PIM2SA (PCIL0_CFGBASE + 0x00b0)
  168. #define PCIL0_PIM2LAL (PCIL0_CFGBASE + 0x00b4)
  169. #define PCIL0_PIM2LAH (PCIL0_CFGBASE + 0x00b8)
  170. #define PCIL0_STS (PCIL0_CFGBASE + 0x00e0)
  171. #endif /* __PPC440_H__ */