immap_83xx.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889
  1. /*
  2. * Copyright 2004-2009 Freescale Semiconductor, Inc.
  3. *
  4. * MPC83xx Internal Memory Map
  5. *
  6. * Contributors:
  7. * Dave Liu <daveliu@freescale.com>
  8. * Tanya Jiang <tanya.jiang@freescale.com>
  9. * Mandy Lavi <mandy.lavi@freescale.com>
  10. * Eran Liberty <liberty@freescale.com>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. *
  27. */
  28. #ifndef __IMMAP_83xx__
  29. #define __IMMAP_83xx__
  30. #include <asm/types.h>
  31. #include <asm/fsl_i2c.h>
  32. #include <asm/mpc8xxx_spi.h>
  33. #include <asm/fsl_lbc.h>
  34. #include <asm/fsl_dma.h>
  35. /*
  36. * Local Access Window
  37. */
  38. typedef struct law83xx {
  39. u32 bar; /* LBIU local access window base address register */
  40. u32 ar; /* LBIU local access window attribute register */
  41. } law83xx_t;
  42. /*
  43. * System configuration registers
  44. */
  45. typedef struct sysconf83xx {
  46. u32 immrbar; /* Internal memory map base address register */
  47. u8 res0[0x04];
  48. u32 altcbar; /* Alternate configuration base address register */
  49. u8 res1[0x14];
  50. law83xx_t lblaw[4]; /* LBIU local access window */
  51. u8 res2[0x20];
  52. law83xx_t pcilaw[2]; /* PCI local access window */
  53. u8 res3[0x10];
  54. law83xx_t pcielaw[2]; /* PCI Express local access window */
  55. u8 res4[0x10];
  56. law83xx_t ddrlaw[2]; /* DDR local access window */
  57. u8 res5[0x50];
  58. u32 sgprl; /* System General Purpose Register Low */
  59. u32 sgprh; /* System General Purpose Register High */
  60. u32 spridr; /* System Part and Revision ID Register */
  61. u8 res6[0x04];
  62. u32 spcr; /* System Priority Configuration Register */
  63. u32 sicrl; /* System I/O Configuration Register Low */
  64. u32 sicrh; /* System I/O Configuration Register High */
  65. u8 res7[0x04];
  66. u32 sidcr0; /* System I/O Delay Configuration Register 0 */
  67. u32 sidcr1; /* System I/O Delay Configuration Register 1 */
  68. u32 ddrcdr; /* DDR Control Driver Register */
  69. u32 ddrdsr; /* DDR Debug Status Register */
  70. u32 obir; /* Output Buffer Impedance Register */
  71. u8 res8[0xC];
  72. u32 pecr1; /* PCI Express control register 1 */
  73. #ifdef CONFIG_MPC8308
  74. u32 sdhccr; /* eSDHC Control Registers for MPC8308 */
  75. #else
  76. u32 pecr2; /* PCI Express control register 2 */
  77. #endif
  78. u8 res9[0xB8];
  79. } sysconf83xx_t;
  80. /*
  81. * Watch Dog Timer (WDT) Registers
  82. */
  83. typedef struct wdt83xx {
  84. u8 res0[4];
  85. u32 swcrr; /* System watchdog control register */
  86. u32 swcnr; /* System watchdog count register */
  87. u8 res1[2];
  88. u16 swsrr; /* System watchdog service register */
  89. u8 res2[0xF0];
  90. } wdt83xx_t;
  91. /*
  92. * RTC/PIT Module Registers
  93. */
  94. typedef struct rtclk83xx {
  95. u32 cnr; /* control register */
  96. u32 ldr; /* load register */
  97. u32 psr; /* prescale register */
  98. u32 ctr; /* counter value field register */
  99. u32 evr; /* event register */
  100. u32 alr; /* alarm register */
  101. u8 res0[0xE8];
  102. } rtclk83xx_t;
  103. /*
  104. * Global timer module
  105. */
  106. typedef struct gtm83xx {
  107. u8 cfr1; /* Timer1/2 Configuration */
  108. u8 res0[3];
  109. u8 cfr2; /* Timer3/4 Configuration */
  110. u8 res1[10];
  111. u16 mdr1; /* Timer1 Mode Register */
  112. u16 mdr2; /* Timer2 Mode Register */
  113. u16 rfr1; /* Timer1 Reference Register */
  114. u16 rfr2; /* Timer2 Reference Register */
  115. u16 cpr1; /* Timer1 Capture Register */
  116. u16 cpr2; /* Timer2 Capture Register */
  117. u16 cnr1; /* Timer1 Counter Register */
  118. u16 cnr2; /* Timer2 Counter Register */
  119. u16 mdr3; /* Timer3 Mode Register */
  120. u16 mdr4; /* Timer4 Mode Register */
  121. u16 rfr3; /* Timer3 Reference Register */
  122. u16 rfr4; /* Timer4 Reference Register */
  123. u16 cpr3; /* Timer3 Capture Register */
  124. u16 cpr4; /* Timer4 Capture Register */
  125. u16 cnr3; /* Timer3 Counter Register */
  126. u16 cnr4; /* Timer4 Counter Register */
  127. u16 evr1; /* Timer1 Event Register */
  128. u16 evr2; /* Timer2 Event Register */
  129. u16 evr3; /* Timer3 Event Register */
  130. u16 evr4; /* Timer4 Event Register */
  131. u16 psr1; /* Timer1 Prescaler Register */
  132. u16 psr2; /* Timer2 Prescaler Register */
  133. u16 psr3; /* Timer3 Prescaler Register */
  134. u16 psr4; /* Timer4 Prescaler Register */
  135. u8 res[0xC0];
  136. } gtm83xx_t;
  137. /*
  138. * Integrated Programmable Interrupt Controller
  139. */
  140. typedef struct ipic83xx {
  141. u32 sicfr; /* System Global Interrupt Configuration Register */
  142. u32 sivcr; /* System Global Interrupt Vector Register */
  143. u32 sipnr_h; /* System Internal Interrupt Pending Register - High */
  144. u32 sipnr_l; /* System Internal Interrupt Pending Register - Low */
  145. u32 siprr_a; /* System Internal Interrupt Group A Priority Register */
  146. u8 res0[8];
  147. u32 siprr_d; /* System Internal Interrupt Group D Priority Register */
  148. u32 simsr_h; /* System Internal Interrupt Mask Register - High */
  149. u32 simsr_l; /* System Internal Interrupt Mask Register - Low */
  150. u8 res1[4];
  151. u32 sepnr; /* System External Interrupt Pending Register */
  152. u32 smprr_a; /* System Mixed Interrupt Group A Priority Register */
  153. u32 smprr_b; /* System Mixed Interrupt Group B Priority Register */
  154. u32 semsr; /* System External Interrupt Mask Register */
  155. u32 secnr; /* System External Interrupt Control Register */
  156. u32 sersr; /* System Error Status Register */
  157. u32 sermr; /* System Error Mask Register */
  158. u32 sercr; /* System Error Control Register */
  159. u8 res2[4];
  160. u32 sifcr_h; /* System Internal Interrupt Force Register - High */
  161. u32 sifcr_l; /* System Internal Interrupt Force Register - Low */
  162. u32 sefcr; /* System External Interrupt Force Register */
  163. u32 serfr; /* System Error Force Register */
  164. u32 scvcr; /* System Critical Interrupt Vector Register */
  165. u32 smvcr; /* System Management Interrupt Vector Register */
  166. u8 res3[0x98];
  167. } ipic83xx_t;
  168. /*
  169. * System Arbiter Registers
  170. */
  171. typedef struct arbiter83xx {
  172. u32 acr; /* Arbiter Configuration Register */
  173. u32 atr; /* Arbiter Timers Register */
  174. u8 res[4];
  175. u32 aer; /* Arbiter Event Register */
  176. u32 aidr; /* Arbiter Interrupt Definition Register */
  177. u32 amr; /* Arbiter Mask Register */
  178. u32 aeatr; /* Arbiter Event Attributes Register */
  179. u32 aeadr; /* Arbiter Event Address Register */
  180. u32 aerr; /* Arbiter Event Response Register */
  181. u8 res1[0xDC];
  182. } arbiter83xx_t;
  183. /*
  184. * Reset Module
  185. */
  186. typedef struct reset83xx {
  187. u32 rcwl; /* Reset Configuration Word Low Register */
  188. u32 rcwh; /* Reset Configuration Word High Register */
  189. u8 res0[8];
  190. u32 rsr; /* Reset Status Register */
  191. u32 rmr; /* Reset Mode Register */
  192. u32 rpr; /* Reset protection Register */
  193. u32 rcr; /* Reset Control Register */
  194. u32 rcer; /* Reset Control Enable Register */
  195. u8 res1[0xDC];
  196. } reset83xx_t;
  197. /*
  198. * Clock Module
  199. */
  200. typedef struct clk83xx {
  201. u32 spmr; /* system PLL mode Register */
  202. u32 occr; /* output clock control Register */
  203. u32 sccr; /* system clock control Register */
  204. u8 res0[0xF4];
  205. } clk83xx_t;
  206. /*
  207. * Power Management Control Module
  208. */
  209. typedef struct pmc83xx {
  210. u32 pmccr; /* PMC Configuration Register */
  211. u32 pmcer; /* PMC Event Register */
  212. u32 pmcmr; /* PMC Mask Register */
  213. u32 pmccr1; /* PMC Configuration Register 1 */
  214. u32 pmccr2; /* PMC Configuration Register 2 */
  215. u8 res0[0xEC];
  216. } pmc83xx_t;
  217. /*
  218. * General purpose I/O module
  219. */
  220. typedef struct gpio83xx {
  221. u32 dir; /* direction register */
  222. u32 odr; /* open drain register */
  223. u32 dat; /* data register */
  224. u32 ier; /* interrupt event register */
  225. u32 imr; /* interrupt mask register */
  226. u32 icr; /* external interrupt control register */
  227. u8 res0[0xE8];
  228. } gpio83xx_t;
  229. /*
  230. * QE Ports Interrupts Registers
  231. */
  232. typedef struct qepi83xx {
  233. u8 res0[0xC];
  234. u32 qepier; /* QE Ports Interrupt Event Register */
  235. u32 qepimr; /* QE Ports Interrupt Mask Register */
  236. u32 qepicr; /* QE Ports Interrupt Control Register */
  237. u8 res1[0xE8];
  238. } qepi83xx_t;
  239. /*
  240. * QE Parallel I/O Ports
  241. */
  242. typedef struct gpio_n {
  243. u32 podr; /* Open Drain Register */
  244. u32 pdat; /* Data Register */
  245. u32 dir1; /* direction register 1 */
  246. u32 dir2; /* direction register 2 */
  247. u32 ppar1; /* Pin Assignment Register 1 */
  248. u32 ppar2; /* Pin Assignment Register 2 */
  249. } gpio_n_t;
  250. typedef struct qegpio83xx {
  251. gpio_n_t ioport[0x7];
  252. u8 res0[0x358];
  253. } qepio83xx_t;
  254. /*
  255. * QE Secondary Bus Access Windows
  256. */
  257. typedef struct qesba83xx {
  258. u32 lbmcsar; /* Local bus memory controller start address */
  259. u32 sdmcsar; /* Secondary DDR memory controller start address */
  260. u8 res0[0x38];
  261. u32 lbmcear; /* Local bus memory controller end address */
  262. u32 sdmcear; /* Secondary DDR memory controller end address */
  263. u8 res1[0x38];
  264. u32 lbmcar; /* Local bus memory controller attributes */
  265. u32 sdmcar; /* Secondary DDR memory controller attributes */
  266. u8 res2[0x378];
  267. } qesba83xx_t;
  268. /*
  269. * DDR Memory Controller Memory Map
  270. */
  271. typedef struct ddr_cs_bnds {
  272. u32 csbnds;
  273. u8 res0[4];
  274. } ddr_cs_bnds_t;
  275. typedef struct ddr83xx {
  276. ddr_cs_bnds_t csbnds[4];/* Chip Select x Memory Bounds */
  277. u8 res0[0x60];
  278. u32 cs_config[4]; /* Chip Select x Configuration */
  279. u8 res1[0x70];
  280. u32 timing_cfg_3; /* SDRAM Timing Configuration 3 */
  281. u32 timing_cfg_0; /* SDRAM Timing Configuration 0 */
  282. u32 timing_cfg_1; /* SDRAM Timing Configuration 1 */
  283. u32 timing_cfg_2; /* SDRAM Timing Configuration 2 */
  284. u32 sdram_cfg; /* SDRAM Control Configuration */
  285. u32 sdram_cfg2; /* SDRAM Control Configuration 2 */
  286. u32 sdram_mode; /* SDRAM Mode Configuration */
  287. u32 sdram_mode2; /* SDRAM Mode Configuration 2 */
  288. u32 sdram_md_cntl; /* SDRAM Mode Control */
  289. u32 sdram_interval; /* SDRAM Interval Configuration */
  290. u32 ddr_data_init; /* SDRAM Data Initialization */
  291. u8 res2[4];
  292. u32 sdram_clk_cntl; /* SDRAM Clock Control */
  293. u8 res3[0x14];
  294. u32 ddr_init_addr; /* DDR training initialization address */
  295. u32 ddr_init_ext_addr; /* DDR training initialization extended address */
  296. u8 res4[0xAA8];
  297. u32 ddr_ip_rev1; /* DDR IP block revision 1 */
  298. u32 ddr_ip_rev2; /* DDR IP block revision 2 */
  299. u8 res5[0x200];
  300. u32 data_err_inject_hi; /* Memory Data Path Error Injection Mask High */
  301. u32 data_err_inject_lo; /* Memory Data Path Error Injection Mask Low */
  302. u32 ecc_err_inject; /* Memory Data Path Error Injection Mask ECC */
  303. u8 res6[0x14];
  304. u32 capture_data_hi; /* Memory Data Path Read Capture High */
  305. u32 capture_data_lo; /* Memory Data Path Read Capture Low */
  306. u32 capture_ecc; /* Memory Data Path Read Capture ECC */
  307. u8 res7[0x14];
  308. u32 err_detect; /* Memory Error Detect */
  309. u32 err_disable; /* Memory Error Disable */
  310. u32 err_int_en; /* Memory Error Interrupt Enable */
  311. u32 capture_attributes; /* Memory Error Attributes Capture */
  312. u32 capture_address; /* Memory Error Address Capture */
  313. u32 capture_ext_address;/* Memory Error Extended Address Capture */
  314. u32 err_sbe; /* Memory Single-Bit ECC Error Management */
  315. u8 res8[0xA4];
  316. u32 debug_reg;
  317. u8 res9[0xFC];
  318. } ddr83xx_t;
  319. /*
  320. * DUART
  321. */
  322. typedef struct duart83xx {
  323. u8 urbr_ulcr_udlb; /* combined register for URBR, UTHR and UDLB */
  324. u8 uier_udmb; /* combined register for UIER and UDMB */
  325. u8 uiir_ufcr_uafr; /* combined register for UIIR, UFCR and UAFR */
  326. u8 ulcr; /* line control register */
  327. u8 umcr; /* MODEM control register */
  328. u8 ulsr; /* line status register */
  329. u8 umsr; /* MODEM status register */
  330. u8 uscr; /* scratch register */
  331. u8 res0[8];
  332. u8 udsr; /* DMA status register */
  333. u8 res1[3];
  334. u8 res2[0xEC];
  335. } duart83xx_t;
  336. /*
  337. * DMA/Messaging Unit
  338. */
  339. typedef struct dma83xx {
  340. u32 res0[0xC]; /* 0x0-0x29 reseverd */
  341. u32 omisr; /* 0x30 Outbound message interrupt status register */
  342. u32 omimr; /* 0x34 Outbound message interrupt mask register */
  343. u32 res1[0x6]; /* 0x38-0x49 reserved */
  344. u32 imr0; /* 0x50 Inbound message register 0 */
  345. u32 imr1; /* 0x54 Inbound message register 1 */
  346. u32 omr0; /* 0x58 Outbound message register 0 */
  347. u32 omr1; /* 0x5C Outbound message register 1 */
  348. u32 odr; /* 0x60 Outbound doorbell register */
  349. u32 res2; /* 0x64-0x67 reserved */
  350. u32 idr; /* 0x68 Inbound doorbell register */
  351. u32 res3[0x5]; /* 0x6C-0x79 reserved */
  352. u32 imisr; /* 0x80 Inbound message interrupt status register */
  353. u32 imimr; /* 0x84 Inbound message interrupt mask register */
  354. u32 res4[0x1E]; /* 0x88-0x99 reserved */
  355. struct fsl_dma dma[4];
  356. } dma83xx_t;
  357. /*
  358. * PCI Software Configuration Registers
  359. */
  360. typedef struct pciconf83xx {
  361. u32 config_address;
  362. u32 config_data;
  363. u32 int_ack;
  364. u8 res[116];
  365. } pciconf83xx_t;
  366. /*
  367. * PCI Outbound Translation Register
  368. */
  369. typedef struct pci_outbound_window {
  370. u32 potar;
  371. u8 res0[4];
  372. u32 pobar;
  373. u8 res1[4];
  374. u32 pocmr;
  375. u8 res2[4];
  376. } pot83xx_t;
  377. /*
  378. * Sequencer
  379. */
  380. typedef struct ios83xx {
  381. pot83xx_t pot[6];
  382. u8 res0[0x60];
  383. u32 pmcr;
  384. u8 res1[4];
  385. u32 dtcr;
  386. u8 res2[4];
  387. } ios83xx_t;
  388. /*
  389. * PCI Controller Control and Status Registers
  390. */
  391. typedef struct pcictrl83xx {
  392. u32 esr;
  393. u32 ecdr;
  394. u32 eer;
  395. u32 eatcr;
  396. u32 eacr;
  397. u32 eeacr;
  398. u32 edlcr;
  399. u32 edhcr;
  400. u32 gcr;
  401. u32 ecr;
  402. u32 gsr;
  403. u8 res0[12];
  404. u32 pitar2;
  405. u8 res1[4];
  406. u32 pibar2;
  407. u32 piebar2;
  408. u32 piwar2;
  409. u8 res2[4];
  410. u32 pitar1;
  411. u8 res3[4];
  412. u32 pibar1;
  413. u32 piebar1;
  414. u32 piwar1;
  415. u8 res4[4];
  416. u32 pitar0;
  417. u8 res5[4];
  418. u32 pibar0;
  419. u8 res6[4];
  420. u32 piwar0;
  421. u8 res7[132];
  422. } pcictrl83xx_t;
  423. /*
  424. * USB
  425. */
  426. typedef struct usb83xx {
  427. u8 fixme[0x1000];
  428. } usb83xx_t;
  429. /*
  430. * TSEC
  431. */
  432. typedef struct tsec83xx {
  433. u8 fixme[0x1000];
  434. } tsec83xx_t;
  435. /*
  436. * Security
  437. */
  438. typedef struct security83xx {
  439. u8 fixme[0x10000];
  440. } security83xx_t;
  441. /*
  442. * PCI Express
  443. */
  444. struct pex_inbound_window {
  445. u32 ar;
  446. u32 tar;
  447. u32 barl;
  448. u32 barh;
  449. };
  450. struct pex_outbound_window {
  451. u32 ar;
  452. u32 bar;
  453. u32 tarl;
  454. u32 tarh;
  455. };
  456. struct pex_csb_bridge {
  457. u32 pex_csb_ver;
  458. u32 pex_csb_cab;
  459. u32 pex_csb_ctrl;
  460. u8 res0[8];
  461. u32 pex_dms_dstmr;
  462. u8 res1[4];
  463. u32 pex_cbs_stat;
  464. u8 res2[0x20];
  465. u32 pex_csb_obctrl;
  466. u32 pex_csb_obstat;
  467. u8 res3[0x98];
  468. u32 pex_csb_ibctrl;
  469. u32 pex_csb_ibstat;
  470. u8 res4[0xb8];
  471. u32 pex_wdma_ctrl;
  472. u32 pex_wdma_addr;
  473. u32 pex_wdma_stat;
  474. u8 res5[0x94];
  475. u32 pex_rdma_ctrl;
  476. u32 pex_rdma_addr;
  477. u32 pex_rdma_stat;
  478. u8 res6[0xd4];
  479. u32 pex_ombcr;
  480. u32 pex_ombdr;
  481. u8 res7[0x38];
  482. u32 pex_imbcr;
  483. u32 pex_imbdr;
  484. u8 res8[0x38];
  485. u32 pex_int_enb;
  486. u32 pex_int_stat;
  487. u32 pex_int_apio_vec1;
  488. u32 pex_int_apio_vec2;
  489. u8 res9[0x10];
  490. u32 pex_int_ppio_vec1;
  491. u32 pex_int_ppio_vec2;
  492. u32 pex_int_wdma_vec1;
  493. u32 pex_int_wdma_vec2;
  494. u32 pex_int_rdma_vec1;
  495. u32 pex_int_rdma_vec2;
  496. u32 pex_int_misc_vec;
  497. u8 res10[4];
  498. u32 pex_int_axi_pio_enb;
  499. u32 pex_int_axi_wdma_enb;
  500. u32 pex_int_axi_rdma_enb;
  501. u32 pex_int_axi_misc_enb;
  502. u32 pex_int_axi_pio_stat;
  503. u32 pex_int_axi_wdma_stat;
  504. u32 pex_int_axi_rdma_stat;
  505. u32 pex_int_axi_misc_stat;
  506. u8 res11[0xa0];
  507. struct pex_outbound_window pex_outbound_win[4];
  508. u8 res12[0x100];
  509. u32 pex_epiwtar0;
  510. u32 pex_epiwtar1;
  511. u32 pex_epiwtar2;
  512. u32 pex_epiwtar3;
  513. u8 res13[0x70];
  514. struct pex_inbound_window pex_inbound_win[4];
  515. };
  516. typedef struct pex83xx {
  517. u8 pex_cfg_header[0x404];
  518. u32 pex_ltssm_stat;
  519. u8 res0[0x30];
  520. u32 pex_ack_replay_timeout;
  521. u8 res1[4];
  522. u32 pex_gclk_ratio;
  523. u8 res2[0xc];
  524. u32 pex_pm_timer;
  525. u32 pex_pme_timeout;
  526. u8 res3[4];
  527. u32 pex_aspm_req_timer;
  528. u8 res4[0x18];
  529. u32 pex_ssvid_update;
  530. u8 res5[0x34];
  531. u32 pex_cfg_ready;
  532. u8 res6[0x24];
  533. u32 pex_bar_sizel;
  534. u8 res7[4];
  535. u32 pex_bar_sel;
  536. u8 res8[0x20];
  537. u32 pex_bar_pf;
  538. u8 res9[0x88];
  539. u32 pex_pme_to_ack_tor;
  540. u8 res10[0xc];
  541. u32 pex_ss_intr_mask;
  542. u8 res11[0x25c];
  543. struct pex_csb_bridge bridge;
  544. u8 res12[0x160];
  545. } pex83xx_t;
  546. /*
  547. * SATA
  548. */
  549. typedef struct sata83xx {
  550. u8 fixme[0x1000];
  551. } sata83xx_t;
  552. /*
  553. * eSDHC
  554. */
  555. typedef struct sdhc83xx {
  556. u8 fixme[0x1000];
  557. } sdhc83xx_t;
  558. /*
  559. * SerDes
  560. */
  561. typedef struct serdes83xx {
  562. u32 srdscr0;
  563. u32 srdscr1;
  564. u32 srdscr2;
  565. u32 srdscr3;
  566. u32 srdscr4;
  567. u8 res0[0xc];
  568. u32 srdsrstctl;
  569. u8 res1[0xdc];
  570. } serdes83xx_t;
  571. /*
  572. * On Chip ROM
  573. */
  574. typedef struct rom83xx {
  575. u8 mem[0x10000];
  576. } rom83xx_t;
  577. /*
  578. * TDM
  579. */
  580. typedef struct tdm83xx {
  581. u8 fixme[0x200];
  582. } tdm83xx_t;
  583. /*
  584. * TDM DMAC
  585. */
  586. typedef struct tdmdmac83xx {
  587. u8 fixme[0x2000];
  588. } tdmdmac83xx_t;
  589. #if defined(CONFIG_MPC834x)
  590. typedef struct immap {
  591. sysconf83xx_t sysconf; /* System configuration */
  592. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  593. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  594. rtclk83xx_t pit; /* Periodic Interval Timer */
  595. gtm83xx_t gtm[2]; /* Global Timers Module */
  596. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  597. arbiter83xx_t arbiter; /* System Arbiter Registers */
  598. reset83xx_t reset; /* Reset Module */
  599. clk83xx_t clk; /* System Clock Module */
  600. pmc83xx_t pmc; /* Power Management Control Module */
  601. gpio83xx_t gpio[2]; /* General purpose I/O module */
  602. u8 res0[0x200];
  603. u8 dll_ddr[0x100];
  604. u8 dll_lbc[0x100];
  605. u8 res1[0xE00];
  606. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  607. fsl_i2c_t i2c[2]; /* I2C Controllers */
  608. u8 res2[0x1300];
  609. duart83xx_t duart[2]; /* DUART */
  610. u8 res3[0x900];
  611. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  612. u8 res4[0x1000];
  613. spi8xxx_t spi; /* Serial Peripheral Interface */
  614. dma83xx_t dma; /* DMA */
  615. pciconf83xx_t pci_conf[2]; /* PCI Software Configuration Registers */
  616. ios83xx_t ios; /* Sequencer */
  617. pcictrl83xx_t pci_ctrl[2]; /* PCI Controller Control and Status Registers */
  618. u8 res5[0x19900];
  619. usb83xx_t usb[2];
  620. tsec83xx_t tsec[2];
  621. u8 res6[0xA000];
  622. security83xx_t security;
  623. u8 res7[0xC0000];
  624. } immap_t;
  625. #ifdef CONFIG_HAS_FSL_MPH_USB
  626. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x22000 /* use the MPH controller */
  627. #else
  628. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000 /* use the DR controller */
  629. #endif
  630. #elif defined(CONFIG_MPC8313)
  631. typedef struct immap {
  632. sysconf83xx_t sysconf; /* System configuration */
  633. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  634. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  635. rtclk83xx_t pit; /* Periodic Interval Timer */
  636. gtm83xx_t gtm[2]; /* Global Timers Module */
  637. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  638. arbiter83xx_t arbiter; /* System Arbiter Registers */
  639. reset83xx_t reset; /* Reset Module */
  640. clk83xx_t clk; /* System Clock Module */
  641. pmc83xx_t pmc; /* Power Management Control Module */
  642. gpio83xx_t gpio[1]; /* General purpose I/O module */
  643. u8 res0[0x1300];
  644. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  645. fsl_i2c_t i2c[2]; /* I2C Controllers */
  646. u8 res1[0x1300];
  647. duart83xx_t duart[2]; /* DUART */
  648. u8 res2[0x900];
  649. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  650. u8 res3[0x1000];
  651. spi8xxx_t spi; /* Serial Peripheral Interface */
  652. dma83xx_t dma; /* DMA */
  653. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  654. u8 res4[0x80];
  655. ios83xx_t ios; /* Sequencer */
  656. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  657. u8 res5[0x1aa00];
  658. usb83xx_t usb[1];
  659. tsec83xx_t tsec[2];
  660. u8 res6[0xA000];
  661. security83xx_t security;
  662. u8 res7[0xC0000];
  663. } immap_t;
  664. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315)
  665. typedef struct immap {
  666. sysconf83xx_t sysconf; /* System configuration */
  667. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  668. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  669. rtclk83xx_t pit; /* Periodic Interval Timer */
  670. gtm83xx_t gtm[2]; /* Global Timers Module */
  671. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  672. arbiter83xx_t arbiter; /* System Arbiter Registers */
  673. reset83xx_t reset; /* Reset Module */
  674. clk83xx_t clk; /* System Clock Module */
  675. pmc83xx_t pmc; /* Power Management Control Module */
  676. gpio83xx_t gpio[1]; /* General purpose I/O module */
  677. u8 res0[0x1300];
  678. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  679. fsl_i2c_t i2c[2]; /* I2C Controllers */
  680. u8 res1[0x1300];
  681. duart83xx_t duart[2]; /* DUART */
  682. u8 res2[0x900];
  683. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  684. u8 res3[0x1000];
  685. spi8xxx_t spi; /* Serial Peripheral Interface */
  686. dma83xx_t dma; /* DMA */
  687. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  688. u8 res4[0x80];
  689. ios83xx_t ios; /* Sequencer */
  690. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  691. u8 res5[0xa00];
  692. pex83xx_t pciexp[2]; /* PCI Express Controller */
  693. u8 res6[0xb000];
  694. tdm83xx_t tdm; /* TDM Controller */
  695. u8 res7[0x1e00];
  696. sata83xx_t sata[2]; /* SATA Controller */
  697. u8 res8[0x9000];
  698. usb83xx_t usb[1]; /* USB DR Controller */
  699. tsec83xx_t tsec[2];
  700. u8 res9[0x6000];
  701. tdmdmac83xx_t tdmdmac; /* TDM DMAC */
  702. u8 res10[0x2000];
  703. security83xx_t security;
  704. u8 res11[0xA3000];
  705. serdes83xx_t serdes[1]; /* SerDes Registers */
  706. u8 res12[0x1CF00];
  707. } immap_t;
  708. #elif defined(CONFIG_MPC837x)
  709. typedef struct immap {
  710. sysconf83xx_t sysconf; /* System configuration */
  711. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  712. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  713. rtclk83xx_t pit; /* Periodic Interval Timer */
  714. gtm83xx_t gtm[2]; /* Global Timers Module */
  715. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  716. arbiter83xx_t arbiter; /* System Arbiter Registers */
  717. reset83xx_t reset; /* Reset Module */
  718. clk83xx_t clk; /* System Clock Module */
  719. pmc83xx_t pmc; /* Power Management Control Module */
  720. gpio83xx_t gpio[2]; /* General purpose I/O module */
  721. u8 res0[0x1200];
  722. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  723. fsl_i2c_t i2c[2]; /* I2C Controllers */
  724. u8 res1[0x1300];
  725. duart83xx_t duart[2]; /* DUART */
  726. u8 res2[0x900];
  727. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  728. u8 res3[0x1000];
  729. spi8xxx_t spi; /* Serial Peripheral Interface */
  730. dma83xx_t dma; /* DMA */
  731. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  732. u8 res4[0x80];
  733. ios83xx_t ios; /* Sequencer */
  734. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  735. u8 res5[0xa00];
  736. pex83xx_t pciexp[2]; /* PCI Express Controller */
  737. u8 res6[0xd000];
  738. sata83xx_t sata[4]; /* SATA Controller */
  739. u8 res7[0x7000];
  740. usb83xx_t usb[1]; /* USB DR Controller */
  741. tsec83xx_t tsec[2];
  742. u8 res8[0x8000];
  743. sdhc83xx_t sdhc; /* SDHC Controller */
  744. u8 res9[0x1000];
  745. security83xx_t security;
  746. u8 res10[0xA3000];
  747. serdes83xx_t serdes[2]; /* SerDes Registers */
  748. u8 res11[0xCE00];
  749. rom83xx_t rom; /* On Chip ROM */
  750. } immap_t;
  751. #elif defined(CONFIG_MPC8360)
  752. typedef struct immap {
  753. sysconf83xx_t sysconf; /* System configuration */
  754. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  755. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  756. rtclk83xx_t pit; /* Periodic Interval Timer */
  757. u8 res0[0x200];
  758. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  759. arbiter83xx_t arbiter; /* System Arbiter Registers */
  760. reset83xx_t reset; /* Reset Module */
  761. clk83xx_t clk; /* System Clock Module */
  762. pmc83xx_t pmc; /* Power Management Control Module */
  763. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  764. u8 res1[0x300];
  765. u8 dll_ddr[0x100];
  766. u8 dll_lbc[0x100];
  767. u8 res2[0x200];
  768. qepio83xx_t qepio; /* QE Parallel I/O ports */
  769. qesba83xx_t qesba; /* QE Secondary Bus Access Windows */
  770. u8 res3[0x400];
  771. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  772. fsl_i2c_t i2c[2]; /* I2C Controllers */
  773. u8 res4[0x1300];
  774. duart83xx_t duart[2]; /* DUART */
  775. u8 res5[0x900];
  776. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  777. u8 res6[0x2000];
  778. dma83xx_t dma; /* DMA */
  779. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  780. u8 res7[128];
  781. ios83xx_t ios; /* Sequencer (IOS) */
  782. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  783. u8 res8[0x4A00];
  784. ddr83xx_t ddr_secondary; /* Secondary DDR Memory Controller Memory Map */
  785. u8 res9[0x22000];
  786. security83xx_t security;
  787. u8 res10[0xC0000];
  788. u8 qe[0x100000]; /* QE block */
  789. } immap_t;
  790. #elif defined(CONFIG_MPC832x)
  791. typedef struct immap {
  792. sysconf83xx_t sysconf; /* System configuration */
  793. wdt83xx_t wdt; /* Watch Dog Timer (WDT) Registers */
  794. rtclk83xx_t rtc; /* Real Time Clock Module Registers */
  795. rtclk83xx_t pit; /* Periodic Interval Timer */
  796. gtm83xx_t gtm[2]; /* Global Timers Module */
  797. ipic83xx_t ipic; /* Integrated Programmable Interrupt Controller */
  798. arbiter83xx_t arbiter; /* System Arbiter Registers */
  799. reset83xx_t reset; /* Reset Module */
  800. clk83xx_t clk; /* System Clock Module */
  801. pmc83xx_t pmc; /* Power Management Control Module */
  802. qepi83xx_t qepi; /* QE Ports Interrupts Registers */
  803. u8 res0[0x300];
  804. u8 dll_ddr[0x100];
  805. u8 dll_lbc[0x100];
  806. u8 res1[0x200];
  807. qepio83xx_t qepio; /* QE Parallel I/O ports */
  808. u8 res2[0x800];
  809. ddr83xx_t ddr; /* DDR Memory Controller Memory */
  810. fsl_i2c_t i2c[2]; /* I2C Controllers */
  811. u8 res3[0x1300];
  812. duart83xx_t duart[2]; /* DUART */
  813. u8 res4[0x900];
  814. fsl_lbc_t im_lbc; /* Local Bus Controller Regs */
  815. u8 res5[0x2000];
  816. dma83xx_t dma; /* DMA */
  817. pciconf83xx_t pci_conf[1]; /* PCI Software Configuration Registers */
  818. u8 res6[128];
  819. ios83xx_t ios; /* Sequencer (IOS) */
  820. pcictrl83xx_t pci_ctrl[1]; /* PCI Controller Control and Status Registers */
  821. u8 res7[0x27A00];
  822. security83xx_t security;
  823. u8 res8[0xC0000];
  824. u8 qe[0x100000]; /* QE block */
  825. } immap_t;
  826. #endif
  827. #define CONFIG_SYS_MPC83xx_DMA_OFFSET (0x8000)
  828. #define CONFIG_SYS_MPC83xx_DMA_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_DMA_OFFSET)
  829. #define CONFIG_SYS_MPC83xx_ESDHC_OFFSET (0x2e000)
  830. #define CONFIG_SYS_MPC83xx_ESDHC_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_ESDHC_OFFSET)
  831. #ifndef CONFIG_SYS_MPC83xx_USB_OFFSET
  832. #define CONFIG_SYS_MPC83xx_USB_OFFSET 0x23000
  833. #endif
  834. #define CONFIG_SYS_MPC83xx_USB_ADDR \
  835. (CONFIG_SYS_IMMR + CONFIG_SYS_MPC83xx_USB_OFFSET)
  836. #define CONFIG_SYS_LBC_ADDR (&((immap_t *)CONFIG_SYS_IMMR)->im_lbc)
  837. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  838. #define CONFIG_SYS_MDIO1_OFFSET 0x24000
  839. #define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
  840. #define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
  841. #endif /* __IMMAP_83xx__ */