util.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_law.h>
  10. #include "ddr.h"
  11. unsigned int fsl_ddr_get_mem_data_rate(void);
  12. /*
  13. * Round mclk_ps to nearest 10 ps in memory controller code.
  14. *
  15. * If an imprecise data rate is too high due to rounding error
  16. * propagation, compute a suitably rounded mclk_ps to compute
  17. * a working memory controller configuration.
  18. */
  19. unsigned int get_memory_clk_period_ps(void)
  20. {
  21. unsigned int mclk_ps;
  22. mclk_ps = 2000000000000ULL / fsl_ddr_get_mem_data_rate();
  23. /* round to nearest 10 ps */
  24. return 10 * ((mclk_ps + 5) / 10);
  25. }
  26. /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
  27. unsigned int picos_to_mclk(unsigned int picos)
  28. {
  29. const unsigned long long ULL_2e12 = 2000000000000ULL;
  30. const unsigned long long ULL_8Fs = 0xFFFFFFFFULL;
  31. unsigned long long clks;
  32. unsigned long long clks_temp;
  33. if (!picos)
  34. return 0;
  35. clks = fsl_ddr_get_mem_data_rate() * (unsigned long long) picos;
  36. clks_temp = clks;
  37. clks = clks / ULL_2e12;
  38. if (clks_temp % ULL_2e12) {
  39. clks++;
  40. }
  41. if (clks > ULL_8Fs) {
  42. clks = ULL_8Fs;
  43. }
  44. return (unsigned int) clks;
  45. }
  46. unsigned int mclk_to_picos(unsigned int mclk)
  47. {
  48. return get_memory_clk_period_ps() * mclk;
  49. }
  50. void
  51. __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  52. unsigned int memctl_interleaved,
  53. unsigned int ctrl_num)
  54. {
  55. unsigned long long base = memctl_common_params->base_address;
  56. unsigned long long size = memctl_common_params->total_mem;
  57. /*
  58. * If no DIMMs on this controller, do not proceed any further.
  59. */
  60. if (!memctl_common_params->ndimms_present) {
  61. return;
  62. }
  63. #if !defined(CONFIG_PHYS_64BIT)
  64. if (base >= CONFIG_MAX_MEM_MAPPED)
  65. return;
  66. if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
  67. size = CONFIG_MAX_MEM_MAPPED - base;
  68. #endif
  69. if (ctrl_num == 0) {
  70. /*
  71. * Set up LAW for DDR controller 1 space.
  72. */
  73. unsigned int lawbar1_target_id = memctl_interleaved
  74. ? LAW_TRGT_IF_DDR_INTRLV : LAW_TRGT_IF_DDR_1;
  75. if (set_ddr_laws(base, size, lawbar1_target_id) < 0) {
  76. printf("%s: ERROR (ctrl #0, intrlv=%d)\n", __func__,
  77. memctl_interleaved);
  78. return ;
  79. }
  80. } else if (ctrl_num == 1) {
  81. if (set_ddr_laws(base, size, LAW_TRGT_IF_DDR_2) < 0) {
  82. printf("%s: ERROR (ctrl #1)\n", __func__);
  83. return ;
  84. }
  85. } else {
  86. printf("%s: unexpected DDR controller number (%u)\n", __func__,
  87. ctrl_num);
  88. }
  89. }
  90. __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
  91. fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
  92. unsigned int memctl_interleaved,
  93. unsigned int ctrl_num);
  94. void board_add_ram_info(int use_default)
  95. {
  96. #if defined(CONFIG_MPC85xx)
  97. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
  98. #elif defined(CONFIG_MPC86xx)
  99. volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC86xx_DDR_ADDR);
  100. #endif
  101. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  102. uint32_t cs0_config = in_be32(&ddr->cs0_config);
  103. #endif
  104. uint32_t sdram_cfg = in_be32(&ddr->sdram_cfg);
  105. int cas_lat;
  106. puts(" (DDR");
  107. switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
  108. SDRAM_CFG_SDRAM_TYPE_SHIFT) {
  109. case SDRAM_TYPE_DDR1:
  110. puts("1");
  111. break;
  112. case SDRAM_TYPE_DDR2:
  113. puts("2");
  114. break;
  115. case SDRAM_TYPE_DDR3:
  116. puts("3");
  117. break;
  118. default:
  119. puts("?");
  120. break;
  121. }
  122. if (sdram_cfg & SDRAM_CFG_32_BE)
  123. puts(", 32-bit");
  124. else
  125. puts(", 64-bit");
  126. /* Calculate CAS latency based on timing cfg values */
  127. cas_lat = ((in_be32(&ddr->timing_cfg_1) >> 16) & 0xf) + 1;
  128. if ((in_be32(&ddr->timing_cfg_3) >> 12) & 1)
  129. cas_lat += (8 << 1);
  130. printf(", CL=%d", cas_lat >> 1);
  131. if (cas_lat & 0x1)
  132. puts(".5");
  133. if (sdram_cfg & SDRAM_CFG_ECC_EN)
  134. puts(", ECC on)");
  135. else
  136. puts(", ECC off)");
  137. #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
  138. if (cs0_config & 0x20000000) {
  139. puts("\n");
  140. puts(" DDR Controller Interleaving Mode: ");
  141. switch ((cs0_config >> 24) & 0xf) {
  142. case FSL_DDR_CACHE_LINE_INTERLEAVING:
  143. puts("cache line");
  144. break;
  145. case FSL_DDR_PAGE_INTERLEAVING:
  146. puts("page");
  147. break;
  148. case FSL_DDR_BANK_INTERLEAVING:
  149. puts("bank");
  150. break;
  151. case FSL_DDR_SUPERBANK_INTERLEAVING:
  152. puts("super-bank");
  153. break;
  154. default:
  155. puts("invalid");
  156. break;
  157. }
  158. }
  159. #endif
  160. if ((sdram_cfg >> 8) & 0x7f) {
  161. puts("\n");
  162. puts(" DDR Chip-Select Interleaving Mode: ");
  163. switch(sdram_cfg >> 8 & 0x7f) {
  164. case FSL_DDR_CS0_CS1_CS2_CS3:
  165. puts("CS0+CS1+CS2+CS3");
  166. break;
  167. case FSL_DDR_CS0_CS1:
  168. puts("CS0+CS1");
  169. break;
  170. case FSL_DDR_CS2_CS3:
  171. puts("CS2+CS3");
  172. break;
  173. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  174. puts("CS0+CS1 and CS2+CS3");
  175. break;
  176. default:
  177. puts("invalid");
  178. break;
  179. }
  180. }
  181. }