release.S 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc.
  3. * Kumar Gala <kumar.gala@freescale.com>
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <config.h>
  24. #include <mpc85xx.h>
  25. #include <version.h>
  26. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  27. #include <ppc_asm.tmpl>
  28. #include <ppc_defs.h>
  29. #include <asm/cache.h>
  30. #include <asm/mmu.h>
  31. /* To boot secondary cpus, we need a place for them to start up.
  32. * Normally, they start at 0xfffffffc, but that's usually the
  33. * firmware, and we don't want to have to run the firmware again.
  34. * Instead, the primary cpu will set the BPTR to point here to
  35. * this page. We then set up the core, and head to
  36. * start_secondary. Note that this means that the code below
  37. * must never exceed 1023 instructions (the branch at the end
  38. * would then be the 1024th).
  39. */
  40. .globl __secondary_start_page
  41. .align 12
  42. __secondary_start_page:
  43. /* First do some preliminary setup */
  44. lis r3, HID0_EMCP@h /* enable machine check */
  45. #ifndef CONFIG_E500MC
  46. ori r3,r3,HID0_TBEN@l /* enable Timebase */
  47. #endif
  48. #ifdef CONFIG_PHYS_64BIT
  49. ori r3,r3,HID0_ENMAS7@l /* enable MAS7 updates */
  50. #endif
  51. mtspr SPRN_HID0,r3
  52. #ifndef CONFIG_E500MC
  53. li r3,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
  54. mfspr r0,PVR
  55. andi. r0,r0,0xff
  56. cmpwi r0,0x50@l /* if we are rev 5.0 or greater set MBDD */
  57. blt 1f
  58. /* Set MBDD bit also */
  59. ori r3, r3, HID1_MBDD@l
  60. 1:
  61. mtspr SPRN_HID1,r3
  62. #endif
  63. /* Enable branch prediction */
  64. lis r3,BUCSR_ENABLE@h
  65. ori r3,r3,BUCSR_ENABLE@l
  66. mtspr SPRN_BUCSR,r3
  67. /* Ensure TB is 0 */
  68. li r3,0
  69. mttbl r3
  70. mttbu r3
  71. /* Enable/invalidate the I-Cache */
  72. lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
  73. ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
  74. mtspr SPRN_L1CSR1,r2
  75. 1:
  76. mfspr r3,SPRN_L1CSR1
  77. and. r1,r3,r2
  78. bne 1b
  79. lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
  80. ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
  81. mtspr SPRN_L1CSR1,r3
  82. isync
  83. 2:
  84. mfspr r3,SPRN_L1CSR1
  85. andi. r1,r3,L1CSR1_ICE@l
  86. beq 2b
  87. /* Enable/invalidate the D-Cache */
  88. lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
  89. ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
  90. mtspr SPRN_L1CSR0,r2
  91. 1:
  92. mfspr r3,SPRN_L1CSR0
  93. and. r1,r3,r2
  94. bne 1b
  95. lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
  96. ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
  97. mtspr SPRN_L1CSR0,r3
  98. isync
  99. 2:
  100. mfspr r3,SPRN_L1CSR0
  101. andi. r1,r3,L1CSR0_DCE@l
  102. beq 2b
  103. #define toreset(x) (x - __secondary_start_page + 0xfffff000)
  104. /* get our PIR to figure out our table entry */
  105. lis r3,toreset(__spin_table)@h
  106. ori r3,r3,toreset(__spin_table)@l
  107. /* r10 has the base address for the entry */
  108. mfspr r0,SPRN_PIR
  109. #ifdef CONFIG_E500MC
  110. rlwinm r4,r0,27,27,31
  111. #else
  112. mr r4,r0
  113. #endif
  114. slwi r8,r4,5
  115. add r10,r3,r8
  116. #if defined(CONFIG_E500MC) && defined(CONFIG_SYS_CACHE_STASHING)
  117. /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
  118. slwi r8,r4,1
  119. addi r8,r8,32
  120. mtspr L1CSR2,r8
  121. #endif
  122. #if defined(CONFIG_SYS_P4080_ERRATUM_CPU22)
  123. mfspr r8,L1CSR2
  124. oris r8,r8,(L1CSR2_DCWS)@h
  125. mtspr L1CSR2,r8
  126. #endif
  127. #ifdef CONFIG_BACKSIDE_L2_CACHE
  128. /* Enable/invalidate the L2 cache */
  129. msync
  130. lis r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@h
  131. ori r2,r2,(L2CSR0_L2FI|L2CSR0_L2LFC)@l
  132. mtspr SPRN_L2CSR0,r2
  133. 1:
  134. mfspr r3,SPRN_L2CSR0
  135. and. r1,r3,r2
  136. bne 1b
  137. #ifdef CONFIG_SYS_CACHE_STASHING
  138. /* set stash id to (coreID) * 2 + 32 + L2 (1) */
  139. addi r3,r8,1
  140. mtspr SPRN_L2CSR1,r3
  141. #endif
  142. lis r3,CONFIG_SYS_INIT_L2CSR0@h
  143. ori r3,r3,CONFIG_SYS_INIT_L2CSR0@l
  144. mtspr SPRN_L2CSR0,r3
  145. isync
  146. 2:
  147. mfspr r3,SPRN_L2CSR0
  148. andis. r1,r3,L2CSR0_L2E@h
  149. beq 2b
  150. #endif
  151. #define EPAPR_MAGIC (0x45504150)
  152. #define ENTRY_ADDR_UPPER 0
  153. #define ENTRY_ADDR_LOWER 4
  154. #define ENTRY_R3_UPPER 8
  155. #define ENTRY_R3_LOWER 12
  156. #define ENTRY_RESV 16
  157. #define ENTRY_PIR 20
  158. #define ENTRY_R6_UPPER 24
  159. #define ENTRY_R6_LOWER 28
  160. #define ENTRY_SIZE 32
  161. /* setup the entry */
  162. li r3,0
  163. li r8,1
  164. stw r0,ENTRY_PIR(r10)
  165. stw r3,ENTRY_ADDR_UPPER(r10)
  166. stw r8,ENTRY_ADDR_LOWER(r10)
  167. stw r3,ENTRY_R3_UPPER(r10)
  168. stw r4,ENTRY_R3_LOWER(r10)
  169. stw r3,ENTRY_R6_UPPER(r10)
  170. stw r3,ENTRY_R6_LOWER(r10)
  171. /* load r13 with the address of the 'bootpg' in SDRAM */
  172. lis r13,toreset(__bootpg_addr)@h
  173. ori r13,r13,toreset(__bootpg_addr)@l
  174. lwz r13,0(r13)
  175. /* setup mapping for AS = 1, and jump there */
  176. lis r11,(MAS0_TLBSEL(1)|MAS0_ESEL(1))@h
  177. mtspr SPRN_MAS0,r11
  178. lis r11,(MAS1_VALID|MAS1_IPROT)@h
  179. ori r11,r11,(MAS1_TS|MAS1_TSIZE(BOOKE_PAGESZ_4K))@l
  180. mtspr SPRN_MAS1,r11
  181. oris r11,r13,(MAS2_I|MAS2_G)@h
  182. ori r11,r13,(MAS2_I|MAS2_G)@l
  183. mtspr SPRN_MAS2,r11
  184. oris r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@h
  185. ori r11,r13,(MAS3_SX|MAS3_SW|MAS3_SR)@l
  186. mtspr SPRN_MAS3,r11
  187. tlbwe
  188. bl 1f
  189. 1: mflr r11
  190. /*
  191. * OR in 0xfff to create a mask of the bootpg SDRAM address. We use
  192. * this mask to fixup the cpu spin table and the address that we want
  193. * to jump to, eg change them from 0xfffffxxx to 0x7ffffxxx if the
  194. * bootpg is at 0x7ffff000 in SDRAM.
  195. */
  196. ori r13,r13,0xfff
  197. and r11, r11, r13
  198. and r10, r10, r13
  199. addi r11,r11,(2f-1b)
  200. mfmsr r13
  201. ori r12,r13,MSR_IS|MSR_DS@l
  202. mtspr SPRN_SRR0,r11
  203. mtspr SPRN_SRR1,r12
  204. rfi
  205. /* spin waiting for addr */
  206. 2:
  207. lwz r4,ENTRY_ADDR_LOWER(r10)
  208. andi. r11,r4,1
  209. bne 2b
  210. isync
  211. /* setup IVORs to match fixed offsets */
  212. #include "fixed_ivor.S"
  213. /* get the upper bits of the addr */
  214. lwz r11,ENTRY_ADDR_UPPER(r10)
  215. /* setup branch addr */
  216. mtspr SPRN_SRR0,r4
  217. /* mark the entry as released */
  218. li r8,3
  219. stw r8,ENTRY_ADDR_LOWER(r10)
  220. /* mask by ~64M to setup our tlb we will jump to */
  221. rlwinm r12,r4,0,0,5
  222. /* setup r3, r4, r5, r6, r7, r8, r9 */
  223. lwz r3,ENTRY_R3_LOWER(r10)
  224. li r4,0
  225. li r5,0
  226. lwz r6,ENTRY_R6_LOWER(r10)
  227. lis r7,(64*1024*1024)@h
  228. li r8,0
  229. li r9,0
  230. /* load up the pir */
  231. lwz r0,ENTRY_PIR(r10)
  232. mtspr SPRN_PIR,r0
  233. mfspr r0,SPRN_PIR
  234. stw r0,ENTRY_PIR(r10)
  235. mtspr IVPR,r12
  236. /*
  237. * Coming here, we know the cpu has one TLB mapping in TLB1[0]
  238. * which maps 0xfffff000-0xffffffff one-to-one. We set up a
  239. * second mapping that maps addr 1:1 for 64M, and then we jump to
  240. * addr
  241. */
  242. lis r10,(MAS0_TLBSEL(1)|MAS0_ESEL(0))@h
  243. mtspr SPRN_MAS0,r10
  244. lis r10,(MAS1_VALID|MAS1_IPROT)@h
  245. ori r10,r10,(MAS1_TSIZE(BOOKE_PAGESZ_64M))@l
  246. mtspr SPRN_MAS1,r10
  247. /* WIMGE = 0b00000 for now */
  248. mtspr SPRN_MAS2,r12
  249. ori r12,r12,(MAS3_SX|MAS3_SW|MAS3_SR)
  250. mtspr SPRN_MAS3,r12
  251. #ifdef CONFIG_ENABLE_36BIT_PHYS
  252. mtspr SPRN_MAS7,r11
  253. #endif
  254. tlbwe
  255. /* Now we have another mapping for this page, so we jump to that
  256. * mapping
  257. */
  258. mtspr SPRN_SRR1,r13
  259. rfi
  260. /*
  261. * Allocate some space for the SDRAM address of the bootpg.
  262. * This variable has to be in the boot page so that it can
  263. * be accessed by secondary cores when they come out of reset.
  264. */
  265. .globl __bootpg_addr
  266. __bootpg_addr:
  267. .long 0
  268. .align L1_CACHE_SHIFT
  269. .globl __spin_table
  270. __spin_table:
  271. .space CONFIG_MAX_CPUS*ENTRY_SIZE
  272. /* Fill in the empty space. The actual reset vector is
  273. * the last word of the page */
  274. __secondary_start_code_end:
  275. .space 4092 - (__secondary_start_code_end - __secondary_start_page)
  276. __secondary_reset_vector:
  277. b __secondary_start_page