interrupts.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2002 (440 port)
  6. * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
  7. *
  8. * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
  9. * Xianghua Xiao (X.Xiao@motorola.com)
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <common.h>
  30. #include <watchdog.h>
  31. #include <command.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. int interrupt_init_cpu(unsigned int *decrementer_count)
  35. {
  36. ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
  37. out_be32(&pic->gcr, MPC85xx_PICGCR_RST);
  38. while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST)
  39. ;
  40. out_be32(&pic->gcr, MPC85xx_PICGCR_M);
  41. in_be32(&pic->gcr);
  42. *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
  43. /* PIE is same as DIE, dec interrupt enable */
  44. mtspr(SPRN_TCR, TCR_PIE);
  45. #ifdef CONFIG_INTERRUPTS
  46. pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */
  47. debug("iivpr1@%x = %x\n", (uint)&pic->iivpr1, pic->iivpr1);
  48. pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
  49. debug("iivpr2@%x = %x\n", (uint)&pic->iivpr2, pic->iivpr2);
  50. pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
  51. debug("iivpr3@%x = %x\n", (uint)&pic->iivpr3, pic->iivpr3);
  52. #ifdef CONFIG_PCI1
  53. pic->iivpr8 = 0x810008; /* enable pci1 interrupts */
  54. debug("iivpr8@%x = %x\n", (uint)&pic->iivpr8, pic->iivpr8);
  55. #endif
  56. #if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
  57. pic->iivpr9 = 0x810009; /* enable pci1 interrupts */
  58. debug("iivpr9@%x = %x\n", (uint)&pic->iivpr9, pic->iivpr9);
  59. #endif
  60. #ifdef CONFIG_PCIE1
  61. pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */
  62. debug("iivpr10@%x = %x\n", (uint)&pic->iivpr10, pic->iivpr10);
  63. #endif
  64. #ifdef CONFIG_PCIE3
  65. pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */
  66. debug("iivpr11@%x = %x\n", (uint)&pic->iivpr11, pic->iivpr11);
  67. #endif
  68. pic->ctpr=0; /* 40080 clear current task priority register */
  69. #endif
  70. return (0);
  71. }
  72. /* Install and free a interrupt handler. Not implemented yet. */
  73. void
  74. irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
  75. {
  76. return;
  77. }
  78. void
  79. irq_free_handler(int vec)
  80. {
  81. return;
  82. }
  83. void timer_interrupt_cpu(struct pt_regs *regs)
  84. {
  85. /* PIS is same as DIS, dec interrupt status */
  86. mtspr(SPRN_TSR, TSR_PIS);
  87. }
  88. #if defined(CONFIG_CMD_IRQ)
  89. /* irqinfo - print information about PCI devices,not implemented. */
  90. int do_irqinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  91. {
  92. return 0;
  93. }
  94. #endif