speed.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <mpc83xx.h>
  27. #include <command.h>
  28. #include <asm/processor.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. /* ----------------------------------------------------------------- */
  31. typedef enum {
  32. _unk,
  33. _off,
  34. _byp,
  35. _x8,
  36. _x4,
  37. _x2,
  38. _x1,
  39. _1x,
  40. _1_5x,
  41. _2x,
  42. _2_5x,
  43. _3x
  44. } mult_t;
  45. typedef struct {
  46. mult_t core_csb_ratio;
  47. mult_t vco_divider;
  48. } corecnf_t;
  49. corecnf_t corecnf_tab[] = {
  50. {_byp, _byp}, /* 0x00 */
  51. {_byp, _byp}, /* 0x01 */
  52. {_byp, _byp}, /* 0x02 */
  53. {_byp, _byp}, /* 0x03 */
  54. {_byp, _byp}, /* 0x04 */
  55. {_byp, _byp}, /* 0x05 */
  56. {_byp, _byp}, /* 0x06 */
  57. {_byp, _byp}, /* 0x07 */
  58. {_1x, _x2}, /* 0x08 */
  59. {_1x, _x4}, /* 0x09 */
  60. {_1x, _x8}, /* 0x0A */
  61. {_1x, _x8}, /* 0x0B */
  62. {_1_5x, _x2}, /* 0x0C */
  63. {_1_5x, _x4}, /* 0x0D */
  64. {_1_5x, _x8}, /* 0x0E */
  65. {_1_5x, _x8}, /* 0x0F */
  66. {_2x, _x2}, /* 0x10 */
  67. {_2x, _x4}, /* 0x11 */
  68. {_2x, _x8}, /* 0x12 */
  69. {_2x, _x8}, /* 0x13 */
  70. {_2_5x, _x2}, /* 0x14 */
  71. {_2_5x, _x4}, /* 0x15 */
  72. {_2_5x, _x8}, /* 0x16 */
  73. {_2_5x, _x8}, /* 0x17 */
  74. {_3x, _x2}, /* 0x18 */
  75. {_3x, _x4}, /* 0x19 */
  76. {_3x, _x8}, /* 0x1A */
  77. {_3x, _x8}, /* 0x1B */
  78. };
  79. /* ----------------------------------------------------------------- */
  80. /*
  81. *
  82. */
  83. int get_clocks(void)
  84. {
  85. volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;
  86. u32 pci_sync_in;
  87. u8 spmf;
  88. u8 clkin_div;
  89. u32 sccr;
  90. u32 corecnf_tab_index;
  91. u8 corepll;
  92. u32 lcrr;
  93. u32 csb_clk;
  94. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  95. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  96. u32 tsec1_clk;
  97. u32 tsec2_clk;
  98. u32 usbdr_clk;
  99. #endif
  100. #ifdef CONFIG_MPC834x
  101. u32 usbmph_clk;
  102. #endif
  103. u32 core_clk;
  104. u32 i2c1_clk;
  105. #if !defined(CONFIG_MPC832x)
  106. u32 i2c2_clk;
  107. #endif
  108. #if defined(CONFIG_MPC8315)
  109. u32 tdm_clk;
  110. #endif
  111. #if defined(CONFIG_FSL_ESDHC)
  112. u32 sdhc_clk;
  113. #endif
  114. u32 enc_clk;
  115. u32 lbiu_clk;
  116. u32 lclk_clk;
  117. u32 mem_clk;
  118. #if defined(CONFIG_MPC8360)
  119. u32 mem_sec_clk;
  120. #endif
  121. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832x)
  122. u32 qepmf;
  123. u32 qepdf;
  124. u32 qe_clk;
  125. u32 brg_clk;
  126. #endif
  127. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  128. defined(CONFIG_MPC837x)
  129. u32 pciexp1_clk;
  130. u32 pciexp2_clk;
  131. #endif
  132. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  133. u32 sata_clk;
  134. #endif
  135. if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32) im)
  136. return -1;
  137. clkin_div = ((im->clk.spmr & SPMR_CKID) >> SPMR_CKID_SHIFT);
  138. if (im->reset.rcwh & HRCWH_PCI_HOST) {
  139. #if defined(CONFIG_83XX_CLKIN)
  140. pci_sync_in = CONFIG_83XX_CLKIN / (1 + clkin_div);
  141. #else
  142. pci_sync_in = 0xDEADBEEF;
  143. #endif
  144. } else {
  145. #if defined(CONFIG_83XX_PCICLK)
  146. pci_sync_in = CONFIG_83XX_PCICLK;
  147. #else
  148. pci_sync_in = 0xDEADBEEF;
  149. #endif
  150. }
  151. spmf = ((im->reset.rcwl & HRCWL_SPMF) >> HRCWL_SPMF_SHIFT);
  152. csb_clk = pci_sync_in * (1 + clkin_div) * spmf;
  153. sccr = im->clk.sccr;
  154. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  155. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  156. switch ((sccr & SCCR_TSEC1CM) >> SCCR_TSEC1CM_SHIFT) {
  157. case 0:
  158. tsec1_clk = 0;
  159. break;
  160. case 1:
  161. tsec1_clk = csb_clk;
  162. break;
  163. case 2:
  164. tsec1_clk = csb_clk / 2;
  165. break;
  166. case 3:
  167. tsec1_clk = csb_clk / 3;
  168. break;
  169. default:
  170. /* unkown SCCR_TSEC1CM value */
  171. return -2;
  172. }
  173. switch ((sccr & SCCR_USBDRCM) >> SCCR_USBDRCM_SHIFT) {
  174. case 0:
  175. usbdr_clk = 0;
  176. break;
  177. case 1:
  178. usbdr_clk = csb_clk;
  179. break;
  180. case 2:
  181. usbdr_clk = csb_clk / 2;
  182. break;
  183. case 3:
  184. usbdr_clk = csb_clk / 3;
  185. break;
  186. default:
  187. /* unkown SCCR_USBDRCM value */
  188. return -3;
  189. }
  190. #endif
  191. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC8315) || \
  192. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  193. switch ((sccr & SCCR_TSEC2CM) >> SCCR_TSEC2CM_SHIFT) {
  194. case 0:
  195. tsec2_clk = 0;
  196. break;
  197. case 1:
  198. tsec2_clk = csb_clk;
  199. break;
  200. case 2:
  201. tsec2_clk = csb_clk / 2;
  202. break;
  203. case 3:
  204. tsec2_clk = csb_clk / 3;
  205. break;
  206. default:
  207. /* unkown SCCR_TSEC2CM value */
  208. return -4;
  209. }
  210. #elif defined(CONFIG_MPC8313)
  211. tsec2_clk = tsec1_clk;
  212. if (!(sccr & SCCR_TSEC1ON))
  213. tsec1_clk = 0;
  214. if (!(sccr & SCCR_TSEC2ON))
  215. tsec2_clk = 0;
  216. #endif
  217. #if defined(CONFIG_MPC834x)
  218. switch ((sccr & SCCR_USBMPHCM) >> SCCR_USBMPHCM_SHIFT) {
  219. case 0:
  220. usbmph_clk = 0;
  221. break;
  222. case 1:
  223. usbmph_clk = csb_clk;
  224. break;
  225. case 2:
  226. usbmph_clk = csb_clk / 2;
  227. break;
  228. case 3:
  229. usbmph_clk = csb_clk / 3;
  230. break;
  231. default:
  232. /* unkown SCCR_USBMPHCM value */
  233. return -5;
  234. }
  235. if (usbmph_clk != 0 && usbdr_clk != 0 && usbmph_clk != usbdr_clk) {
  236. /* if USB MPH clock is not disabled and
  237. * USB DR clock is not disabled then
  238. * USB MPH & USB DR must have the same rate
  239. */
  240. return -6;
  241. }
  242. #endif
  243. switch ((sccr & SCCR_ENCCM) >> SCCR_ENCCM_SHIFT) {
  244. case 0:
  245. enc_clk = 0;
  246. break;
  247. case 1:
  248. enc_clk = csb_clk;
  249. break;
  250. case 2:
  251. enc_clk = csb_clk / 2;
  252. break;
  253. case 3:
  254. enc_clk = csb_clk / 3;
  255. break;
  256. default:
  257. /* unkown SCCR_ENCCM value */
  258. return -7;
  259. }
  260. #if defined(CONFIG_FSL_ESDHC)
  261. switch ((sccr & SCCR_SDHCCM) >> SCCR_SDHCCM_SHIFT) {
  262. case 0:
  263. sdhc_clk = 0;
  264. break;
  265. case 1:
  266. sdhc_clk = csb_clk;
  267. break;
  268. case 2:
  269. sdhc_clk = csb_clk / 2;
  270. break;
  271. case 3:
  272. sdhc_clk = csb_clk / 3;
  273. break;
  274. default:
  275. /* unkown SCCR_SDHCCM value */
  276. return -8;
  277. }
  278. #endif
  279. #if defined(CONFIG_MPC8315)
  280. switch ((sccr & SCCR_TDMCM) >> SCCR_TDMCM_SHIFT) {
  281. case 0:
  282. tdm_clk = 0;
  283. break;
  284. case 1:
  285. tdm_clk = csb_clk;
  286. break;
  287. case 2:
  288. tdm_clk = csb_clk / 2;
  289. break;
  290. case 3:
  291. tdm_clk = csb_clk / 3;
  292. break;
  293. default:
  294. /* unkown SCCR_TDMCM value */
  295. return -8;
  296. }
  297. #endif
  298. #if defined(CONFIG_MPC834x)
  299. i2c1_clk = tsec2_clk;
  300. #elif defined(CONFIG_MPC8360)
  301. i2c1_clk = csb_clk;
  302. #elif defined(CONFIG_MPC832x)
  303. i2c1_clk = enc_clk;
  304. #elif defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x)
  305. i2c1_clk = enc_clk;
  306. #elif defined(CONFIG_FSL_ESDHC)
  307. i2c1_clk = sdhc_clk;
  308. #endif
  309. #if !defined(CONFIG_MPC832x)
  310. i2c2_clk = csb_clk; /* i2c-2 clk is equal to csb clk */
  311. #endif
  312. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  313. defined(CONFIG_MPC837x)
  314. switch ((sccr & SCCR_PCIEXP1CM) >> SCCR_PCIEXP1CM_SHIFT) {
  315. case 0:
  316. pciexp1_clk = 0;
  317. break;
  318. case 1:
  319. pciexp1_clk = csb_clk;
  320. break;
  321. case 2:
  322. pciexp1_clk = csb_clk / 2;
  323. break;
  324. case 3:
  325. pciexp1_clk = csb_clk / 3;
  326. break;
  327. default:
  328. /* unkown SCCR_PCIEXP1CM value */
  329. return -9;
  330. }
  331. switch ((sccr & SCCR_PCIEXP2CM) >> SCCR_PCIEXP2CM_SHIFT) {
  332. case 0:
  333. pciexp2_clk = 0;
  334. break;
  335. case 1:
  336. pciexp2_clk = csb_clk;
  337. break;
  338. case 2:
  339. pciexp2_clk = csb_clk / 2;
  340. break;
  341. case 3:
  342. pciexp2_clk = csb_clk / 3;
  343. break;
  344. default:
  345. /* unkown SCCR_PCIEXP2CM value */
  346. return -10;
  347. }
  348. #endif
  349. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  350. switch ((sccr & SCCR_SATA1CM) >> SCCR_SATA1CM_SHIFT) {
  351. case 0:
  352. sata_clk = 0;
  353. break;
  354. case 1:
  355. sata_clk = csb_clk;
  356. break;
  357. case 2:
  358. sata_clk = csb_clk / 2;
  359. break;
  360. case 3:
  361. sata_clk = csb_clk / 3;
  362. break;
  363. default:
  364. /* unkown SCCR_SATACM value */
  365. return -11;
  366. }
  367. #endif
  368. lbiu_clk = csb_clk *
  369. (1 + ((im->reset.rcwl & HRCWL_LBIUCM) >> HRCWL_LBIUCM_SHIFT));
  370. lcrr = (im->im_lbc.lcrr & LCRR_CLKDIV) >> LCRR_CLKDIV_SHIFT;
  371. switch (lcrr) {
  372. case 2:
  373. case 4:
  374. case 8:
  375. lclk_clk = lbiu_clk / lcrr;
  376. break;
  377. default:
  378. /* unknown lcrr */
  379. return -12;
  380. }
  381. mem_clk = csb_clk *
  382. (1 + ((im->reset.rcwl & HRCWL_DDRCM) >> HRCWL_DDRCM_SHIFT));
  383. corepll = (im->reset.rcwl & HRCWL_COREPLL) >> HRCWL_COREPLL_SHIFT;
  384. #if defined(CONFIG_MPC8360)
  385. mem_sec_clk = csb_clk * (1 +
  386. ((im->reset.rcwl & HRCWL_LBIUCM) >> HRCWL_LBIUCM_SHIFT));
  387. #endif
  388. corecnf_tab_index = ((corepll & 0x1F) << 2) | ((corepll & 0x60) >> 5);
  389. if (corecnf_tab_index > (sizeof(corecnf_tab) / sizeof(corecnf_t))) {
  390. /* corecnf_tab_index is too high, possibly worng value */
  391. return -11;
  392. }
  393. switch (corecnf_tab[corecnf_tab_index].core_csb_ratio) {
  394. case _byp:
  395. case _x1:
  396. case _1x:
  397. core_clk = csb_clk;
  398. break;
  399. case _1_5x:
  400. core_clk = (3 * csb_clk) / 2;
  401. break;
  402. case _2x:
  403. core_clk = 2 * csb_clk;
  404. break;
  405. case _2_5x:
  406. core_clk = (5 * csb_clk) / 2;
  407. break;
  408. case _3x:
  409. core_clk = 3 * csb_clk;
  410. break;
  411. default:
  412. /* unkown core to csb ratio */
  413. return -13;
  414. }
  415. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832x)
  416. qepmf = (im->reset.rcwl & HRCWL_CEPMF) >> HRCWL_CEPMF_SHIFT;
  417. qepdf = (im->reset.rcwl & HRCWL_CEPDF) >> HRCWL_CEPDF_SHIFT;
  418. qe_clk = (pci_sync_in * qepmf) / (1 + qepdf);
  419. brg_clk = qe_clk / 2;
  420. #endif
  421. gd->csb_clk = csb_clk;
  422. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  423. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  424. gd->tsec1_clk = tsec1_clk;
  425. gd->tsec2_clk = tsec2_clk;
  426. gd->usbdr_clk = usbdr_clk;
  427. #endif
  428. #if defined(CONFIG_MPC834x)
  429. gd->usbmph_clk = usbmph_clk;
  430. #endif
  431. #if defined(CONFIG_MPC8315)
  432. gd->tdm_clk = tdm_clk;
  433. #endif
  434. #if defined(CONFIG_FSL_ESDHC)
  435. gd->sdhc_clk = sdhc_clk;
  436. #endif
  437. gd->core_clk = core_clk;
  438. gd->i2c1_clk = i2c1_clk;
  439. #if !defined(CONFIG_MPC832x)
  440. gd->i2c2_clk = i2c2_clk;
  441. #endif
  442. gd->enc_clk = enc_clk;
  443. gd->lbiu_clk = lbiu_clk;
  444. gd->lclk_clk = lclk_clk;
  445. gd->mem_clk = mem_clk;
  446. #if defined(CONFIG_MPC8360)
  447. gd->mem_sec_clk = mem_sec_clk;
  448. #endif
  449. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832x)
  450. gd->qe_clk = qe_clk;
  451. gd->brg_clk = brg_clk;
  452. #endif
  453. #if defined(CONFIG_MPC837x)
  454. gd->pciexp1_clk = pciexp1_clk;
  455. gd->pciexp2_clk = pciexp2_clk;
  456. #endif
  457. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  458. gd->sata_clk = sata_clk;
  459. #endif
  460. gd->pci_clk = pci_sync_in;
  461. gd->cpu_clk = gd->core_clk;
  462. gd->bus_clk = gd->csb_clk;
  463. return 0;
  464. }
  465. /********************************************
  466. * get_bus_freq
  467. * return system bus freq in Hz
  468. *********************************************/
  469. ulong get_bus_freq(ulong dummy)
  470. {
  471. return gd->csb_clk;
  472. }
  473. int do_clocks (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
  474. {
  475. char buf[32];
  476. printf("Clock configuration:\n");
  477. printf(" Core: %-4s MHz\n", strmhz(buf, gd->core_clk));
  478. printf(" Coherent System Bus: %-4s MHz\n", strmhz(buf, gd->csb_clk));
  479. #if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832x)
  480. printf(" QE: %-4s MHz\n", strmhz(buf, gd->qe_clk));
  481. printf(" BRG: %-4s MHz\n", strmhz(buf, gd->brg_clk));
  482. #endif
  483. printf(" Local Bus Controller:%-4s MHz\n", strmhz(buf, gd->lbiu_clk));
  484. printf(" Local Bus: %-4s MHz\n", strmhz(buf, gd->lclk_clk));
  485. printf(" DDR: %-4s MHz\n", strmhz(buf, gd->mem_clk));
  486. #if defined(CONFIG_MPC8360)
  487. printf(" DDR Secondary: %-4s MHz\n", strmhz(buf, gd->mem_sec_clk));
  488. #endif
  489. printf(" SEC: %-4s MHz\n", strmhz(buf, gd->enc_clk));
  490. printf(" I2C1: %-4s MHz\n", strmhz(buf, gd->i2c1_clk));
  491. #if !defined(CONFIG_MPC832x)
  492. printf(" I2C2: %-4s MHz\n", strmhz(buf, gd->i2c2_clk));
  493. #endif
  494. #if defined(CONFIG_MPC8315)
  495. printf(" TDM: %-4s MHz\n", strmhz(buf, gd->tdm_clk));
  496. #endif
  497. #if defined(CONFIG_FSL_ESDHC)
  498. printf(" SDHC: %-4s MHz\n", strmhz(buf, gd->sdhc_clk));
  499. #endif
  500. #if defined(CONFIG_MPC8308) || defined(CONFIG_MPC831x) || \
  501. defined(CONFIG_MPC834x) || defined(CONFIG_MPC837x)
  502. printf(" TSEC1: %-4s MHz\n", strmhz(buf, gd->tsec1_clk));
  503. printf(" TSEC2: %-4s MHz\n", strmhz(buf, gd->tsec2_clk));
  504. printf(" USB DR: %-4s MHz\n", strmhz(buf, gd->usbdr_clk));
  505. #endif
  506. #if defined(CONFIG_MPC834x)
  507. printf(" USB MPH: %-4s MHz\n", strmhz(buf, gd->usbmph_clk));
  508. #endif
  509. #if defined(CONFIG_MPC837x)
  510. printf(" PCIEXP1: %-4s MHz\n", strmhz(buf, gd->pciexp1_clk));
  511. printf(" PCIEXP2: %-4s MHz\n", strmhz(buf, gd->pciexp2_clk));
  512. #endif
  513. #if defined(CONFIG_MPC837x) || defined(CONFIG_MPC8315)
  514. printf(" SATA: %-4s MHz\n", strmhz(buf, gd->sata_clk));
  515. #endif
  516. return 0;
  517. }
  518. U_BOOT_CMD(clocks, 1, 0, do_clocks,
  519. "print clock configuration",
  520. " clocks"
  521. );