start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * File: start.S
  27. *
  28. * Discription: startup code
  29. *
  30. */
  31. #include <config.h>
  32. #include <mpc5xx.h>
  33. #include <timestamp.h>
  34. #include <version.h>
  35. #define CONFIG_5xx 1 /* needed for Linux kernel header files */
  36. #define _LINUX_CONFIG_H 1 /* avoid reading Linux autoconf.h file */
  37. #include <ppc_asm.tmpl>
  38. #include <ppc_defs.h>
  39. #include <linux/config.h>
  40. #include <asm/processor.h>
  41. #include <asm/u-boot.h>
  42. #ifndef CONFIG_IDENT_STRING
  43. #define CONFIG_IDENT_STRING ""
  44. #endif
  45. /* We don't have a MMU.
  46. */
  47. #undef MSR_KERNEL
  48. #define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
  49. /*
  50. * Set up GOT: Global Offset Table
  51. *
  52. * Use r12 to access the GOT
  53. */
  54. START_GOT
  55. GOT_ENTRY(_GOT2_TABLE_)
  56. GOT_ENTRY(_FIXUP_TABLE_)
  57. GOT_ENTRY(_start)
  58. GOT_ENTRY(_start_of_vectors)
  59. GOT_ENTRY(_end_of_vectors)
  60. GOT_ENTRY(transfer_to_handler)
  61. GOT_ENTRY(__init_end)
  62. GOT_ENTRY(_end)
  63. GOT_ENTRY(__bss_start)
  64. END_GOT
  65. /*
  66. * r3 - 1st arg to board_init(): IMMP pointer
  67. * r4 - 2nd arg to board_init(): boot flag
  68. */
  69. .text
  70. .long 0x27051956 /* U-Boot Magic Number */
  71. .globl version_string
  72. version_string:
  73. .ascii U_BOOT_VERSION
  74. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  75. .ascii CONFIG_IDENT_STRING, "\0"
  76. . = EXC_OFF_SYS_RESET
  77. .globl _start
  78. _start:
  79. mfspr r3, 638
  80. li r4, CONFIG_SYS_ISB /* Set ISB bit */
  81. or r3, r3, r4
  82. mtspr 638, r3
  83. /* Initialize machine status; enable machine check interrupt */
  84. /*----------------------------------------------------------------------*/
  85. li r3, MSR_KERNEL /* Set ME, RI flags */
  86. mtmsr r3
  87. mtspr SRR1, r3 /* Make SRR1 match MSR */
  88. /* Initialize debug port registers */
  89. /*----------------------------------------------------------------------*/
  90. xor r0, r0, r0 /* Clear R0 */
  91. mtspr LCTRL1, r0 /* Initialize debug port regs */
  92. mtspr LCTRL2, r0
  93. mtspr COUNTA, r0
  94. mtspr COUNTB, r0
  95. #if defined(CONFIG_PATI)
  96. /* the external flash access on PATI fails if programming the PLL to 40MHz.
  97. * Copy the PLL programming code to the internal RAM and execute it
  98. *----------------------------------------------------------------------*/
  99. lis r3, CONFIG_SYS_MONITOR_BASE@h
  100. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  101. addi r3, r3, pll_prog_code_start - _start + EXC_OFF_SYS_RESET
  102. lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
  103. ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
  104. mtlr r4
  105. addis r5,0,0x0
  106. ori r5,r5,((pll_prog_code_end - pll_prog_code_start) >>2)
  107. mtctr r5
  108. addi r3, r3, -4
  109. addi r4, r4, -4
  110. 0:
  111. lwzu r0,4(r3)
  112. stwu r0,4(r4)
  113. bdnz 0b /* copy loop */
  114. blrl
  115. #endif
  116. /*
  117. * Calculate absolute address in FLASH and jump there
  118. *----------------------------------------------------------------------*/
  119. lis r3, CONFIG_SYS_MONITOR_BASE@h
  120. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  121. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  122. mtlr r3
  123. blr
  124. in_flash:
  125. /* Initialize some SPRs that are hard to access from C */
  126. /*----------------------------------------------------------------------*/
  127. lis r3, CONFIG_SYS_IMMR@h /* Pass IMMR as arg1 to C routine */
  128. lis r2, CONFIG_SYS_INIT_SP_ADDR@h
  129. ori r1, r2, CONFIG_SYS_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
  130. /* Note: R0 is still 0 here */
  131. stwu r0, -4(r1) /* Clear final stack frame so that */
  132. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  133. /*
  134. * Disable serialized ifetch and show cycles
  135. * (i.e. set processor to normal mode) for maximum
  136. * performance.
  137. */
  138. li r2, 0x0007
  139. mtspr ICTRL, r2
  140. /* Set up debug mode entry */
  141. lis r2, CONFIG_SYS_DER@h
  142. ori r2, r2, CONFIG_SYS_DER@l
  143. mtspr DER, r2
  144. /* Let the C-code set up the rest */
  145. /* */
  146. /* Be careful to keep code relocatable ! */
  147. /*----------------------------------------------------------------------*/
  148. GET_GOT /* initialize GOT access */
  149. /* r3: IMMR */
  150. bl cpu_init_f /* run low-level CPU init code (from Flash) */
  151. bl board_init_f /* run 1st part of board init code (from Flash) */
  152. /* NOTREACHED - board_init_f() does not return */
  153. .globl _start_of_vectors
  154. _start_of_vectors:
  155. /* Machine check */
  156. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  157. /* Data Storage exception. "Never" generated on the 860. */
  158. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  159. /* Instruction Storage exception. "Never" generated on the 860. */
  160. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  161. /* External Interrupt exception. */
  162. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  163. /* Alignment exception. */
  164. . = 0x600
  165. Alignment:
  166. EXCEPTION_PROLOG(SRR0, SRR1)
  167. mfspr r4,DAR
  168. stw r4,_DAR(r21)
  169. mfspr r5,DSISR
  170. stw r5,_DSISR(r21)
  171. addi r3,r1,STACK_FRAME_OVERHEAD
  172. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  173. /* Program check exception */
  174. . = 0x700
  175. ProgramCheck:
  176. EXCEPTION_PROLOG(SRR0, SRR1)
  177. addi r3,r1,STACK_FRAME_OVERHEAD
  178. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  179. MSR_KERNEL, COPY_EE)
  180. /* FPU on MPC5xx available. We will use it later.
  181. */
  182. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  183. /* I guess we could implement decrementer, and may have
  184. * to someday for timekeeping.
  185. */
  186. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  187. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  188. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  189. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  190. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  191. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  192. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  193. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  194. * for all unimplemented and illegal instructions.
  195. */
  196. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  197. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  198. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  199. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  200. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  201. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  202. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  203. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  204. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  205. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  206. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  207. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  208. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  209. STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
  210. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  211. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  212. .globl _end_of_vectors
  213. _end_of_vectors:
  214. . = 0x2000
  215. /*
  216. * This code finishes saving the registers to the exception frame
  217. * and jumps to the appropriate handler for the exception.
  218. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  219. */
  220. .globl transfer_to_handler
  221. transfer_to_handler:
  222. stw r22,_NIP(r21)
  223. lis r22,MSR_POW@h
  224. andc r23,r23,r22
  225. stw r23,_MSR(r21)
  226. SAVE_GPR(7, r21)
  227. SAVE_4GPRS(8, r21)
  228. SAVE_8GPRS(12, r21)
  229. SAVE_8GPRS(24, r21)
  230. mflr r23
  231. andi. r24,r23,0x3f00 /* get vector offset */
  232. stw r24,TRAP(r21)
  233. li r22,0
  234. stw r22,RESULT(r21)
  235. mtspr SPRG2,r22 /* r1 is now kernel sp */
  236. lwz r24,0(r23) /* virtual address of handler */
  237. lwz r23,4(r23) /* where to go when done */
  238. mtspr SRR0,r24
  239. mtspr SRR1,r20
  240. mtlr r23
  241. SYNC
  242. rfi /* jump to handler, enable MMU */
  243. int_return:
  244. mfmsr r28 /* Disable interrupts */
  245. li r4,0
  246. ori r4,r4,MSR_EE
  247. andc r28,r28,r4
  248. SYNC /* Some chip revs need this... */
  249. mtmsr r28
  250. SYNC
  251. lwz r2,_CTR(r1)
  252. lwz r0,_LINK(r1)
  253. mtctr r2
  254. mtlr r0
  255. lwz r2,_XER(r1)
  256. lwz r0,_CCR(r1)
  257. mtspr XER,r2
  258. mtcrf 0xFF,r0
  259. REST_10GPRS(3, r1)
  260. REST_10GPRS(13, r1)
  261. REST_8GPRS(23, r1)
  262. REST_GPR(31, r1)
  263. lwz r2,_NIP(r1) /* Restore environment */
  264. lwz r0,_MSR(r1)
  265. mtspr SRR0,r2
  266. mtspr SRR1,r0
  267. lwz r0,GPR0(r1)
  268. lwz r2,GPR2(r1)
  269. lwz r1,GPR1(r1)
  270. SYNC
  271. rfi
  272. /*
  273. * unsigned int get_immr (unsigned int mask)
  274. *
  275. * return (mask ? (IMMR & mask) : IMMR);
  276. */
  277. .globl get_immr
  278. get_immr:
  279. mr r4,r3 /* save mask */
  280. mfspr r3, IMMR /* IMMR */
  281. cmpwi 0,r4,0 /* mask != 0 ? */
  282. beq 4f
  283. and r3,r3,r4 /* IMMR & mask */
  284. 4:
  285. blr
  286. .globl get_pvr
  287. get_pvr:
  288. mfspr r3, PVR
  289. blr
  290. /*------------------------------------------------------------------------------*/
  291. /*
  292. * void relocate_code (addr_sp, gd, addr_moni)
  293. *
  294. * This "function" does not return, instead it continues in RAM
  295. * after relocating the monitor code.
  296. *
  297. * r3 = dest
  298. * r4 = src
  299. * r5 = length in bytes
  300. * r6 = cachelinesize
  301. */
  302. .globl relocate_code
  303. relocate_code:
  304. mr r1, r3 /* Set new stack pointer in SRAM */
  305. mr r9, r4 /* Save copy of global data pointer in SRAM */
  306. mr r10, r5 /* Save copy of monitor destination Address in SRAM */
  307. GET_GOT
  308. mr r3, r5 /* Destination Address */
  309. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  310. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  311. lwz r5, GOT(__init_end)
  312. sub r5, r5, r4
  313. /*
  314. * Fix GOT pointer:
  315. *
  316. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  317. *
  318. * Offset:
  319. */
  320. sub r15, r10, r4
  321. /* First our own GOT */
  322. add r12, r12, r15
  323. /* the the one used by the C code */
  324. add r30, r30, r15
  325. /*
  326. * Now relocate code
  327. */
  328. cmplw cr1,r3,r4
  329. addi r0,r5,3
  330. srwi. r0,r0,2
  331. beq cr1,4f /* In place copy is not necessary */
  332. beq 4f /* Protect against 0 count */
  333. mtctr r0
  334. bge cr1,2f
  335. la r8,-4(r4)
  336. la r7,-4(r3)
  337. 1: lwzu r0,4(r8)
  338. stwu r0,4(r7)
  339. bdnz 1b
  340. b 4f
  341. 2: slwi r0,r0,2
  342. add r8,r4,r0
  343. add r7,r3,r0
  344. 3: lwzu r0,-4(r8)
  345. stwu r0,-4(r7)
  346. bdnz 3b
  347. 4: sync
  348. isync
  349. /*
  350. * We are done. Do not return, instead branch to second part of board
  351. * initialization, now running from RAM.
  352. */
  353. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  354. mtlr r0
  355. blr
  356. in_ram:
  357. /*
  358. * Relocation Function, r12 point to got2+0x8000
  359. *
  360. * Adjust got2 pointers, no need to check for 0, this code
  361. * already puts a few entries in the table.
  362. */
  363. li r0,__got2_entries@sectoff@l
  364. la r3,GOT(_GOT2_TABLE_)
  365. lwz r11,GOT(_GOT2_TABLE_)
  366. mtctr r0
  367. sub r11,r3,r11
  368. addi r3,r3,-4
  369. 1: lwzu r0,4(r3)
  370. cmpwi r0,0
  371. beq- 2f
  372. add r0,r0,r11
  373. stw r0,0(r3)
  374. 2: bdnz 1b
  375. /*
  376. * Now adjust the fixups and the pointers to the fixups
  377. * in case we need to move ourselves again.
  378. */
  379. li r0,__fixup_entries@sectoff@l
  380. lwz r3,GOT(_FIXUP_TABLE_)
  381. cmpwi r0,0
  382. mtctr r0
  383. addi r3,r3,-4
  384. beq 4f
  385. 3: lwzu r4,4(r3)
  386. lwzux r0,r4,r11
  387. cmpwi r0,0
  388. add r0,r0,r11
  389. stw r10,0(r3)
  390. beq- 5f
  391. stw r0,0(r4)
  392. 5: bdnz 3b
  393. 4:
  394. clear_bss:
  395. /*
  396. * Now clear BSS segment
  397. */
  398. lwz r3,GOT(__bss_start)
  399. lwz r4,GOT(_end)
  400. cmplw 0, r3, r4
  401. beq 6f
  402. li r0, 0
  403. 5:
  404. stw r0, 0(r3)
  405. addi r3, r3, 4
  406. cmplw 0, r3, r4
  407. bne 5b
  408. 6:
  409. mr r3, r9 /* Global Data pointer */
  410. mr r4, r10 /* Destination Address */
  411. bl board_init_r
  412. /*
  413. * Copy exception vector code to low memory
  414. *
  415. * r3: dest_addr
  416. * r7: source address, r8: end address, r9: target address
  417. */
  418. .globl trap_init
  419. trap_init:
  420. mflr r4 /* save link register */
  421. GET_GOT
  422. lwz r7, GOT(_start)
  423. lwz r8, GOT(_end_of_vectors)
  424. li r9, 0x100 /* reset vector always at 0x100 */
  425. cmplw 0, r7, r8
  426. bgelr /* return if r7>=r8 - just in case */
  427. 1:
  428. lwz r0, 0(r7)
  429. stw r0, 0(r9)
  430. addi r7, r7, 4
  431. addi r9, r9, 4
  432. cmplw 0, r7, r8
  433. bne 1b
  434. /*
  435. * relocate `hdlr' and `int_return' entries
  436. */
  437. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  438. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  439. 2:
  440. bl trap_reloc
  441. addi r7, r7, 0x100 /* next exception vector */
  442. cmplw 0, r7, r8
  443. blt 2b
  444. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  445. bl trap_reloc
  446. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  447. bl trap_reloc
  448. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  449. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  450. 3:
  451. bl trap_reloc
  452. addi r7, r7, 0x100 /* next exception vector */
  453. cmplw 0, r7, r8
  454. blt 3b
  455. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  456. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  457. 4:
  458. bl trap_reloc
  459. addi r7, r7, 0x100 /* next exception vector */
  460. cmplw 0, r7, r8
  461. blt 4b
  462. mtlr r4 /* restore link register */
  463. blr
  464. #if defined(CONFIG_PATI)
  465. /* Program the PLL */
  466. pll_prog_code_start:
  467. lis r4, (CONFIG_SYS_IMMR + 0x002fc384)@h
  468. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc384)@l
  469. lis r3, (0x55ccaa33)@h
  470. ori r3, r3, (0x55ccaa33)@l
  471. stw r3, 0(r4)
  472. lis r4, (CONFIG_SYS_IMMR + 0x002fc284)@h
  473. ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc284)@l
  474. lis r3, CONFIG_SYS_PLPRCR@h
  475. ori r3, r3, CONFIG_SYS_PLPRCR@l
  476. stw r3, 0(r4)
  477. addis r3,0,0x0
  478. ori r3,r3,0xA000
  479. mtctr r3
  480. ..spinlp:
  481. bdnz ..spinlp /* spin loop */
  482. blr
  483. pll_prog_code_end:
  484. nop
  485. blr
  486. #endif