start.S 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /*
  2. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  3. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  4. * Copyright (C) 2000,2001,2002 Wolfgang Denk <wd@denx.de>
  5. * Copyright (C) 2001 Josh Huber <huber@mclx.com>
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /* U-Boot - Startup Code for PowerPC based Embedded Boards
  26. *
  27. *
  28. * The processor starts at 0xfff00100 and the code is executed
  29. * from flash. The code is organized to be at an other address
  30. * in memory, but as long we don't jump around before relocating.
  31. * board_init lies at a quite high address and when the cpu has
  32. * jumped there, everything is ok.
  33. */
  34. #include <config.h>
  35. #include <74xx_7xx.h>
  36. #include <timestamp.h>
  37. #include <version.h>
  38. #include <ppc_asm.tmpl>
  39. #include <ppc_defs.h>
  40. #include <asm/cache.h>
  41. #include <asm/mmu.h>
  42. #include <asm/u-boot.h>
  43. #if !defined(CONFIG_DB64360) && \
  44. !defined(CONFIG_DB64460) && \
  45. !defined(CONFIG_CPCI750) && \
  46. !defined(CONFIG_P3Mx)
  47. #include <galileo/gt64260R.h>
  48. #endif
  49. #ifndef CONFIG_IDENT_STRING
  50. #define CONFIG_IDENT_STRING ""
  51. #endif
  52. /* We don't want the MMU yet.
  53. */
  54. #undef MSR_KERNEL
  55. /* Machine Check and Recoverable Interr. */
  56. #define MSR_KERNEL ( MSR_ME | MSR_RI )
  57. /*
  58. * Set up GOT: Global Offset Table
  59. *
  60. * Use r12 to access the GOT
  61. */
  62. START_GOT
  63. GOT_ENTRY(_GOT2_TABLE_)
  64. GOT_ENTRY(_FIXUP_TABLE_)
  65. GOT_ENTRY(_start)
  66. GOT_ENTRY(_start_of_vectors)
  67. GOT_ENTRY(_end_of_vectors)
  68. GOT_ENTRY(transfer_to_handler)
  69. GOT_ENTRY(__init_end)
  70. GOT_ENTRY(_end)
  71. GOT_ENTRY(__bss_start)
  72. END_GOT
  73. /*
  74. * r3 - 1st arg to board_init(): IMMP pointer
  75. * r4 - 2nd arg to board_init(): boot flag
  76. */
  77. .text
  78. .long 0x27051956 /* U-Boot Magic Number */
  79. .globl version_string
  80. version_string:
  81. .ascii U_BOOT_VERSION
  82. .ascii " (", U_BOOT_DATE, " - ", U_BOOT_TIME, ")"
  83. .ascii CONFIG_IDENT_STRING, "\0"
  84. . = EXC_OFF_SYS_RESET
  85. .globl _start
  86. _start:
  87. b boot_cold
  88. /* the boot code is located below the exception table */
  89. .globl _start_of_vectors
  90. _start_of_vectors:
  91. /* Machine check */
  92. STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
  93. /* Data Storage exception. "Never" generated on the 860. */
  94. STD_EXCEPTION(0x300, DataStorage, UnknownException)
  95. /* Instruction Storage exception. "Never" generated on the 860. */
  96. STD_EXCEPTION(0x400, InstStorage, UnknownException)
  97. /* External Interrupt exception. */
  98. STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
  99. /* Alignment exception. */
  100. . = 0x600
  101. Alignment:
  102. EXCEPTION_PROLOG(SRR0, SRR1)
  103. mfspr r4,DAR
  104. stw r4,_DAR(r21)
  105. mfspr r5,DSISR
  106. stw r5,_DSISR(r21)
  107. addi r3,r1,STACK_FRAME_OVERHEAD
  108. EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
  109. /* Program check exception */
  110. . = 0x700
  111. ProgramCheck:
  112. EXCEPTION_PROLOG(SRR0, SRR1)
  113. addi r3,r1,STACK_FRAME_OVERHEAD
  114. EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
  115. MSR_KERNEL, COPY_EE)
  116. /* No FPU on MPC8xx. This exception is not supposed to happen.
  117. */
  118. STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
  119. /* I guess we could implement decrementer, and may have
  120. * to someday for timekeeping.
  121. */
  122. STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
  123. STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
  124. STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
  125. STD_EXCEPTION(0xc00, SystemCall, UnknownException)
  126. STD_EXCEPTION(0xd00, SingleStep, UnknownException)
  127. STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
  128. STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
  129. /*
  130. * On the MPC8xx, this is a software emulation interrupt. It
  131. * occurs for all unimplemented and illegal instructions.
  132. */
  133. STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
  134. STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
  135. STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
  136. STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
  137. STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
  138. STD_EXCEPTION(0x1500, Reserved5, UnknownException)
  139. STD_EXCEPTION(0x1600, Reserved6, UnknownException)
  140. STD_EXCEPTION(0x1700, Reserved7, UnknownException)
  141. STD_EXCEPTION(0x1800, Reserved8, UnknownException)
  142. STD_EXCEPTION(0x1900, Reserved9, UnknownException)
  143. STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
  144. STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
  145. STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
  146. STD_EXCEPTION(0x1d00, InstructionBreakpoint, UnknownException)
  147. STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
  148. STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
  149. .globl _end_of_vectors
  150. _end_of_vectors:
  151. . = 0x2000
  152. boot_cold:
  153. /* disable everything */
  154. li r0, 0
  155. mtspr HID0, r0
  156. sync
  157. mtmsr 0
  158. bl invalidate_bats
  159. sync
  160. #ifdef CONFIG_SYS_L2
  161. /* init the L2 cache */
  162. addis r3, r0, L2_INIT@h
  163. ori r3, r3, L2_INIT@l
  164. sync
  165. mtspr l2cr, r3
  166. #endif
  167. #if defined(CONFIG_ALTIVEC) && defined(CONFIG_74xx)
  168. .long 0x7e00066c
  169. /*
  170. * dssall instruction, gas doesn't have it yet
  171. * ...for altivec, data stream stop all this probably
  172. * isn't needed unless we warm (software) reboot U-Boot
  173. */
  174. #endif
  175. #ifdef CONFIG_SYS_L2
  176. /* invalidate the L2 cache */
  177. bl l2cache_invalidate
  178. sync
  179. #endif
  180. #ifdef CONFIG_SYS_BOARD_ASM_INIT
  181. /* do early init */
  182. bl board_asm_init
  183. #endif
  184. /*
  185. * Calculate absolute address in FLASH and jump there
  186. *------------------------------------------------------*/
  187. lis r3, CONFIG_SYS_MONITOR_BASE@h
  188. ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
  189. addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
  190. mtlr r3
  191. blr
  192. in_flash:
  193. /* let the C-code set up the rest */
  194. /* */
  195. /* Be careful to keep code relocatable ! */
  196. /*------------------------------------------------------*/
  197. /* perform low-level init */
  198. /* sdram init, galileo init, etc */
  199. /* r3: NHR bit from HID0 */
  200. /* setup the bats */
  201. bl setup_bats
  202. sync
  203. /*
  204. * Cache must be enabled here for stack-in-cache trick.
  205. * This means we need to enable the BATS.
  206. * This means:
  207. * 1) for the EVB, original gt regs need to be mapped
  208. * 2) need to have an IBAT for the 0xf region,
  209. * we are running there!
  210. * Cache should be turned on after BATs, since by default
  211. * everything is write-through.
  212. * The init-mem BAT can be reused after reloc. The old
  213. * gt-regs BAT can be reused after board_init_f calls
  214. * board_early_init_f (EVB only).
  215. */
  216. #if !defined(CONFIG_BAB7xx) && !defined(CONFIG_ELPPC) && !defined(CONFIG_P3Mx)
  217. /* enable address translation */
  218. bl enable_addr_trans
  219. sync
  220. /* enable and invalidate the data cache */
  221. bl l1dcache_enable
  222. sync
  223. #endif
  224. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  225. bl lock_ram_in_cache
  226. sync
  227. #endif
  228. /* set up the stack pointer in our newly created
  229. * cache-ram (r1) */
  230. lis r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@h
  231. ori r1, r1, (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_GBL_DATA_OFFSET)@l
  232. li r0, 0 /* Make room for stack frame header and */
  233. stwu r0, -4(r1) /* clear final stack frame so that */
  234. stwu r0, -4(r1) /* stack backtraces terminate cleanly */
  235. GET_GOT /* initialize GOT access */
  236. /* run low-level CPU init code (from Flash) */
  237. bl cpu_init_f
  238. sync
  239. /* run 1st part of board init code (from Flash) */
  240. bl board_init_f
  241. sync
  242. /* NOTREACHED - board_init_f() does not return */
  243. .globl invalidate_bats
  244. invalidate_bats:
  245. /* invalidate BATs */
  246. mtspr IBAT0U, r0
  247. mtspr IBAT1U, r0
  248. mtspr IBAT2U, r0
  249. mtspr IBAT3U, r0
  250. #ifdef CONFIG_HIGH_BATS
  251. mtspr IBAT4U, r0
  252. mtspr IBAT5U, r0
  253. mtspr IBAT6U, r0
  254. mtspr IBAT7U, r0
  255. #endif
  256. isync
  257. mtspr DBAT0U, r0
  258. mtspr DBAT1U, r0
  259. mtspr DBAT2U, r0
  260. mtspr DBAT3U, r0
  261. #ifdef CONFIG_HIGH_BATS
  262. mtspr DBAT4U, r0
  263. mtspr DBAT5U, r0
  264. mtspr DBAT6U, r0
  265. mtspr DBAT7U, r0
  266. #endif
  267. isync
  268. sync
  269. blr
  270. /* setup_bats - set them up to some initial state */
  271. .globl setup_bats
  272. setup_bats:
  273. addis r0, r0, 0x0000
  274. /* IBAT 0 */
  275. addis r4, r0, CONFIG_SYS_IBAT0L@h
  276. ori r4, r4, CONFIG_SYS_IBAT0L@l
  277. addis r3, r0, CONFIG_SYS_IBAT0U@h
  278. ori r3, r3, CONFIG_SYS_IBAT0U@l
  279. mtspr IBAT0L, r4
  280. mtspr IBAT0U, r3
  281. isync
  282. /* DBAT 0 */
  283. addis r4, r0, CONFIG_SYS_DBAT0L@h
  284. ori r4, r4, CONFIG_SYS_DBAT0L@l
  285. addis r3, r0, CONFIG_SYS_DBAT0U@h
  286. ori r3, r3, CONFIG_SYS_DBAT0U@l
  287. mtspr DBAT0L, r4
  288. mtspr DBAT0U, r3
  289. isync
  290. /* IBAT 1 */
  291. addis r4, r0, CONFIG_SYS_IBAT1L@h
  292. ori r4, r4, CONFIG_SYS_IBAT1L@l
  293. addis r3, r0, CONFIG_SYS_IBAT1U@h
  294. ori r3, r3, CONFIG_SYS_IBAT1U@l
  295. mtspr IBAT1L, r4
  296. mtspr IBAT1U, r3
  297. isync
  298. /* DBAT 1 */
  299. addis r4, r0, CONFIG_SYS_DBAT1L@h
  300. ori r4, r4, CONFIG_SYS_DBAT1L@l
  301. addis r3, r0, CONFIG_SYS_DBAT1U@h
  302. ori r3, r3, CONFIG_SYS_DBAT1U@l
  303. mtspr DBAT1L, r4
  304. mtspr DBAT1U, r3
  305. isync
  306. /* IBAT 2 */
  307. addis r4, r0, CONFIG_SYS_IBAT2L@h
  308. ori r4, r4, CONFIG_SYS_IBAT2L@l
  309. addis r3, r0, CONFIG_SYS_IBAT2U@h
  310. ori r3, r3, CONFIG_SYS_IBAT2U@l
  311. mtspr IBAT2L, r4
  312. mtspr IBAT2U, r3
  313. isync
  314. /* DBAT 2 */
  315. addis r4, r0, CONFIG_SYS_DBAT2L@h
  316. ori r4, r4, CONFIG_SYS_DBAT2L@l
  317. addis r3, r0, CONFIG_SYS_DBAT2U@h
  318. ori r3, r3, CONFIG_SYS_DBAT2U@l
  319. mtspr DBAT2L, r4
  320. mtspr DBAT2U, r3
  321. isync
  322. /* IBAT 3 */
  323. addis r4, r0, CONFIG_SYS_IBAT3L@h
  324. ori r4, r4, CONFIG_SYS_IBAT3L@l
  325. addis r3, r0, CONFIG_SYS_IBAT3U@h
  326. ori r3, r3, CONFIG_SYS_IBAT3U@l
  327. mtspr IBAT3L, r4
  328. mtspr IBAT3U, r3
  329. isync
  330. /* DBAT 3 */
  331. addis r4, r0, CONFIG_SYS_DBAT3L@h
  332. ori r4, r4, CONFIG_SYS_DBAT3L@l
  333. addis r3, r0, CONFIG_SYS_DBAT3U@h
  334. ori r3, r3, CONFIG_SYS_DBAT3U@l
  335. mtspr DBAT3L, r4
  336. mtspr DBAT3U, r3
  337. isync
  338. #ifdef CONFIG_HIGH_BATS
  339. /* IBAT 4 */
  340. addis r4, r0, CONFIG_SYS_IBAT4L@h
  341. ori r4, r4, CONFIG_SYS_IBAT4L@l
  342. addis r3, r0, CONFIG_SYS_IBAT4U@h
  343. ori r3, r3, CONFIG_SYS_IBAT4U@l
  344. mtspr IBAT4L, r4
  345. mtspr IBAT4U, r3
  346. isync
  347. /* DBAT 4 */
  348. addis r4, r0, CONFIG_SYS_DBAT4L@h
  349. ori r4, r4, CONFIG_SYS_DBAT4L@l
  350. addis r3, r0, CONFIG_SYS_DBAT4U@h
  351. ori r3, r3, CONFIG_SYS_DBAT4U@l
  352. mtspr DBAT4L, r4
  353. mtspr DBAT4U, r3
  354. isync
  355. /* IBAT 5 */
  356. addis r4, r0, CONFIG_SYS_IBAT5L@h
  357. ori r4, r4, CONFIG_SYS_IBAT5L@l
  358. addis r3, r0, CONFIG_SYS_IBAT5U@h
  359. ori r3, r3, CONFIG_SYS_IBAT5U@l
  360. mtspr IBAT5L, r4
  361. mtspr IBAT5U, r3
  362. isync
  363. /* DBAT 5 */
  364. addis r4, r0, CONFIG_SYS_DBAT5L@h
  365. ori r4, r4, CONFIG_SYS_DBAT5L@l
  366. addis r3, r0, CONFIG_SYS_DBAT5U@h
  367. ori r3, r3, CONFIG_SYS_DBAT5U@l
  368. mtspr DBAT5L, r4
  369. mtspr DBAT5U, r3
  370. isync
  371. /* IBAT 6 */
  372. addis r4, r0, CONFIG_SYS_IBAT6L@h
  373. ori r4, r4, CONFIG_SYS_IBAT6L@l
  374. addis r3, r0, CONFIG_SYS_IBAT6U@h
  375. ori r3, r3, CONFIG_SYS_IBAT6U@l
  376. mtspr IBAT6L, r4
  377. mtspr IBAT6U, r3
  378. isync
  379. /* DBAT 6 */
  380. addis r4, r0, CONFIG_SYS_DBAT6L@h
  381. ori r4, r4, CONFIG_SYS_DBAT6L@l
  382. addis r3, r0, CONFIG_SYS_DBAT6U@h
  383. ori r3, r3, CONFIG_SYS_DBAT6U@l
  384. mtspr DBAT6L, r4
  385. mtspr DBAT6U, r3
  386. isync
  387. /* IBAT 7 */
  388. addis r4, r0, CONFIG_SYS_IBAT7L@h
  389. ori r4, r4, CONFIG_SYS_IBAT7L@l
  390. addis r3, r0, CONFIG_SYS_IBAT7U@h
  391. ori r3, r3, CONFIG_SYS_IBAT7U@l
  392. mtspr IBAT7L, r4
  393. mtspr IBAT7U, r3
  394. isync
  395. /* DBAT 7 */
  396. addis r4, r0, CONFIG_SYS_DBAT7L@h
  397. ori r4, r4, CONFIG_SYS_DBAT7L@l
  398. addis r3, r0, CONFIG_SYS_DBAT7U@h
  399. ori r3, r3, CONFIG_SYS_DBAT7U@l
  400. mtspr DBAT7L, r4
  401. mtspr DBAT7U, r3
  402. isync
  403. #endif
  404. /* bats are done, now invalidate the TLBs */
  405. addis r3, 0, 0x0000
  406. addis r5, 0, 0x4 /* upper bound of 0x00040000 for 7400/750 */
  407. isync
  408. tlblp:
  409. tlbie r3
  410. sync
  411. addi r3, r3, 0x1000
  412. cmp 0, 0, r3, r5
  413. blt tlblp
  414. blr
  415. .globl enable_addr_trans
  416. enable_addr_trans:
  417. /* enable address translation */
  418. mfmsr r5
  419. ori r5, r5, (MSR_IR | MSR_DR)
  420. mtmsr r5
  421. isync
  422. blr
  423. .globl disable_addr_trans
  424. disable_addr_trans:
  425. /* disable address translation */
  426. mflr r4
  427. mfmsr r3
  428. andi. r0, r3, (MSR_IR | MSR_DR)
  429. beqlr
  430. andc r3, r3, r0
  431. mtspr SRR0, r4
  432. mtspr SRR1, r3
  433. rfi
  434. /*
  435. * This code finishes saving the registers to the exception frame
  436. * and jumps to the appropriate handler for the exception.
  437. * Register r21 is pointer into trap frame, r1 has new stack pointer.
  438. */
  439. .globl transfer_to_handler
  440. transfer_to_handler:
  441. stw r22,_NIP(r21)
  442. lis r22,MSR_POW@h
  443. andc r23,r23,r22
  444. stw r23,_MSR(r21)
  445. SAVE_GPR(7, r21)
  446. SAVE_4GPRS(8, r21)
  447. SAVE_8GPRS(12, r21)
  448. SAVE_8GPRS(24, r21)
  449. mflr r23
  450. andi. r24,r23,0x3f00 /* get vector offset */
  451. stw r24,TRAP(r21)
  452. li r22,0
  453. stw r22,RESULT(r21)
  454. mtspr SPRG2,r22 /* r1 is now kernel sp */
  455. lwz r24,0(r23) /* virtual address of handler */
  456. lwz r23,4(r23) /* where to go when done */
  457. mtspr SRR0,r24
  458. mtspr SRR1,r20
  459. mtlr r23
  460. SYNC
  461. rfi /* jump to handler, enable MMU */
  462. int_return:
  463. mfmsr r28 /* Disable interrupts */
  464. li r4,0
  465. ori r4,r4,MSR_EE
  466. andc r28,r28,r4
  467. SYNC /* Some chip revs need this... */
  468. mtmsr r28
  469. SYNC
  470. lwz r2,_CTR(r1)
  471. lwz r0,_LINK(r1)
  472. mtctr r2
  473. mtlr r0
  474. lwz r2,_XER(r1)
  475. lwz r0,_CCR(r1)
  476. mtspr XER,r2
  477. mtcrf 0xFF,r0
  478. REST_10GPRS(3, r1)
  479. REST_10GPRS(13, r1)
  480. REST_8GPRS(23, r1)
  481. REST_GPR(31, r1)
  482. lwz r2,_NIP(r1) /* Restore environment */
  483. lwz r0,_MSR(r1)
  484. mtspr SRR0,r2
  485. mtspr SRR1,r0
  486. lwz r0,GPR0(r1)
  487. lwz r2,GPR2(r1)
  488. lwz r1,GPR1(r1)
  489. SYNC
  490. rfi
  491. .globl dc_read
  492. dc_read:
  493. blr
  494. .globl get_pvr
  495. get_pvr:
  496. mfspr r3, PVR
  497. blr
  498. /*-----------------------------------------------------------------------*/
  499. /*
  500. * void relocate_code (addr_sp, gd, addr_moni)
  501. *
  502. * This "function" does not return, instead it continues in RAM
  503. * after relocating the monitor code.
  504. *
  505. * r3 = dest
  506. * r4 = src
  507. * r5 = length in bytes
  508. * r6 = cachelinesize
  509. */
  510. .globl relocate_code
  511. relocate_code:
  512. mr r1, r3 /* Set new stack pointer */
  513. mr r9, r4 /* Save copy of Global Data pointer */
  514. mr r10, r5 /* Save copy of Destination Address */
  515. GET_GOT
  516. mr r3, r5 /* Destination Address */
  517. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  518. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  519. lwz r5, GOT(__init_end)
  520. sub r5, r5, r4
  521. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  522. /*
  523. * Fix GOT pointer:
  524. *
  525. * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
  526. *
  527. * Offset:
  528. */
  529. sub r15, r10, r4
  530. /* First our own GOT */
  531. add r12, r12, r15
  532. /* then the one used by the C code */
  533. add r30, r30, r15
  534. /*
  535. * Now relocate code
  536. */
  537. #ifdef CONFIG_ECC
  538. bl board_relocate_rom
  539. sync
  540. mr r3, r10 /* Destination Address */
  541. lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
  542. ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
  543. lwz r5, GOT(__init_end)
  544. sub r5, r5, r4
  545. li r6, CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
  546. #else
  547. cmplw cr1,r3,r4
  548. addi r0,r5,3
  549. srwi. r0,r0,2
  550. beq cr1,4f /* In place copy is not necessary */
  551. beq 7f /* Protect against 0 count */
  552. mtctr r0
  553. bge cr1,2f
  554. la r8,-4(r4)
  555. la r7,-4(r3)
  556. 1: lwzu r0,4(r8)
  557. stwu r0,4(r7)
  558. bdnz 1b
  559. b 4f
  560. 2: slwi r0,r0,2
  561. add r8,r4,r0
  562. add r7,r3,r0
  563. 3: lwzu r0,-4(r8)
  564. stwu r0,-4(r7)
  565. bdnz 3b
  566. #endif
  567. /*
  568. * Now flush the cache: note that we must start from a cache aligned
  569. * address. Otherwise we might miss one cache line.
  570. */
  571. 4: cmpwi r6,0
  572. add r5,r3,r5
  573. beq 7f /* Always flush prefetch queue in any case */
  574. subi r0,r6,1
  575. andc r3,r3,r0
  576. mr r4,r3
  577. 5: dcbst 0,r4
  578. add r4,r4,r6
  579. cmplw r4,r5
  580. blt 5b
  581. sync /* Wait for all dcbst to complete on bus */
  582. mr r4,r3
  583. 6: icbi 0,r4
  584. add r4,r4,r6
  585. cmplw r4,r5
  586. blt 6b
  587. 7: sync /* Wait for all icbi to complete on bus */
  588. isync
  589. /*
  590. * We are done. Do not return, instead branch to second part of board
  591. * initialization, now running from RAM.
  592. */
  593. addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
  594. mtlr r0
  595. blr
  596. in_ram:
  597. #ifdef CONFIG_ECC
  598. bl board_init_ecc
  599. #endif
  600. /*
  601. * Relocation Function, r12 point to got2+0x8000
  602. *
  603. * Adjust got2 pointers, no need to check for 0, this code
  604. * already puts a few entries in the table.
  605. */
  606. li r0,__got2_entries@sectoff@l
  607. la r3,GOT(_GOT2_TABLE_)
  608. lwz r11,GOT(_GOT2_TABLE_)
  609. mtctr r0
  610. sub r11,r3,r11
  611. addi r3,r3,-4
  612. 1: lwzu r0,4(r3)
  613. cmpwi r0,0
  614. beq- 2f
  615. add r0,r0,r11
  616. stw r0,0(r3)
  617. 2: bdnz 1b
  618. /*
  619. * Now adjust the fixups and the pointers to the fixups
  620. * in case we need to move ourselves again.
  621. */
  622. li r0,__fixup_entries@sectoff@l
  623. lwz r3,GOT(_FIXUP_TABLE_)
  624. cmpwi r0,0
  625. mtctr r0
  626. addi r3,r3,-4
  627. beq 4f
  628. 3: lwzu r4,4(r3)
  629. lwzux r0,r4,r11
  630. cmpwi r0,0
  631. add r0,r0,r11
  632. stw r10,0(r3)
  633. beq- 5f
  634. stw r0,0(r4)
  635. 5: bdnz 3b
  636. 4:
  637. /* clear_bss: */
  638. /*
  639. * Now clear BSS segment
  640. */
  641. lwz r3,GOT(__bss_start)
  642. lwz r4,GOT(_end)
  643. cmplw 0, r3, r4
  644. beq 6f
  645. li r0, 0
  646. 5:
  647. stw r0, 0(r3)
  648. addi r3, r3, 4
  649. cmplw 0, r3, r4
  650. bne 5b
  651. 6:
  652. mr r3, r10 /* Destination Address */
  653. #if defined(CONFIG_DB64360) || \
  654. defined(CONFIG_DB64460) || \
  655. defined(CONFIG_CPCI750) || \
  656. defined(CONFIG_PPMC7XX) || \
  657. defined(CONFIG_P3Mx)
  658. mr r4, r9 /* Use RAM copy of the global data */
  659. #endif
  660. bl after_reloc
  661. /* not reached - end relocate_code */
  662. /*-----------------------------------------------------------------------*/
  663. /*
  664. * Copy exception vector code to low memory
  665. *
  666. * r3: dest_addr
  667. * r7: source address, r8: end address, r9: target address
  668. */
  669. .globl trap_init
  670. trap_init:
  671. mflr r4 /* save link register */
  672. GET_GOT
  673. lwz r7, GOT(_start)
  674. lwz r8, GOT(_end_of_vectors)
  675. li r9, 0x100 /* reset vector always at 0x100 */
  676. cmplw 0, r7, r8
  677. bgelr /* return if r7>=r8 - just in case */
  678. 1:
  679. lwz r0, 0(r7)
  680. stw r0, 0(r9)
  681. addi r7, r7, 4
  682. addi r9, r9, 4
  683. cmplw 0, r7, r8
  684. bne 1b
  685. /*
  686. * relocate `hdlr' and `int_return' entries
  687. */
  688. li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
  689. li r8, Alignment - _start + EXC_OFF_SYS_RESET
  690. 2:
  691. bl trap_reloc
  692. addi r7, r7, 0x100 /* next exception vector */
  693. cmplw 0, r7, r8
  694. blt 2b
  695. li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
  696. bl trap_reloc
  697. li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
  698. bl trap_reloc
  699. li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
  700. li r8, SystemCall - _start + EXC_OFF_SYS_RESET
  701. 3:
  702. bl trap_reloc
  703. addi r7, r7, 0x100 /* next exception vector */
  704. cmplw 0, r7, r8
  705. blt 3b
  706. li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
  707. li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
  708. 4:
  709. bl trap_reloc
  710. addi r7, r7, 0x100 /* next exception vector */
  711. cmplw 0, r7, r8
  712. blt 4b
  713. /* enable execptions from RAM vectors */
  714. mfmsr r7
  715. li r8,MSR_IP
  716. andc r7,r7,r8
  717. mtmsr r7
  718. mtlr r4 /* restore link register */
  719. blr
  720. #ifdef CONFIG_SYS_INIT_RAM_LOCK
  721. lock_ram_in_cache:
  722. /* Allocate Initial RAM in data cache.
  723. */
  724. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  725. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  726. li r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
  727. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  728. mtctr r4
  729. 1:
  730. dcbz r0, r3
  731. addi r3, r3, 32
  732. bdnz 1b
  733. /* Lock the data cache */
  734. mfspr r0, HID0
  735. ori r0, r0, 0x1000
  736. sync
  737. mtspr HID0, r0
  738. sync
  739. blr
  740. .globl unlock_ram_in_cache
  741. unlock_ram_in_cache:
  742. /* invalidate the INIT_RAM section */
  743. lis r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@h
  744. ori r3, r3, (CONFIG_SYS_INIT_RAM_ADDR & ~31)@l
  745. li r4, ((CONFIG_SYS_INIT_RAM_END & ~31) + \
  746. (CONFIG_SYS_INIT_RAM_ADDR & 31) + 31) / 32
  747. mtctr r4
  748. 1: icbi r0, r3
  749. addi r3, r3, 32
  750. bdnz 1b
  751. sync /* Wait for all icbi to complete on bus */
  752. isync
  753. /* Unlock the data cache and invalidate it */
  754. mfspr r0, HID0
  755. li r3,0x1000
  756. andc r0,r0,r3
  757. li r3,0x0400
  758. or r0,r0,r3
  759. sync
  760. mtspr HID0, r0
  761. sync
  762. blr
  763. #endif