cpu.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313
  1. /*
  2. * (C) Copyright 2001
  3. * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * cpu.c
  25. *
  26. * CPU specific code
  27. *
  28. * written or collected and sometimes rewritten by
  29. * Magnus Damm <damm@bitsmart.com>
  30. *
  31. * minor modifications by
  32. * Wolfgang Denk <wd@denx.de>
  33. *
  34. * more modifications by
  35. * Josh Huber <huber@mclx.com>
  36. * added support for the 74xx series of cpus
  37. * added support for the 7xx series of cpus
  38. * made the code a little less hard-coded, and more auto-detectish
  39. */
  40. #include <common.h>
  41. #include <command.h>
  42. #include <74xx_7xx.h>
  43. #include <asm/cache.h>
  44. #if defined(CONFIG_OF_LIBFDT)
  45. #include <libfdt.h>
  46. #include <fdt_support.h>
  47. #endif
  48. DECLARE_GLOBAL_DATA_PTR;
  49. cpu_t
  50. get_cpu_type(void)
  51. {
  52. uint pvr = get_pvr();
  53. cpu_t type;
  54. type = CPU_UNKNOWN;
  55. switch (PVR_VER(pvr)) {
  56. case 0x000c:
  57. type = CPU_7400;
  58. break;
  59. case 0x0008:
  60. type = CPU_750;
  61. if (((pvr >> 8) & 0xff) == 0x01) {
  62. type = CPU_750CX; /* old CX (80100 and 8010x?)*/
  63. } else if (((pvr >> 8) & 0xff) == 0x22) {
  64. type = CPU_750CX; /* CX (82201,82202) and CXe (82214) */
  65. } else if (((pvr >> 8) & 0xff) == 0x33) {
  66. type = CPU_750CX; /* CXe (83311) */
  67. } else if (((pvr >> 12) & 0xF) == 0x3) {
  68. type = CPU_755;
  69. }
  70. break;
  71. case 0x7000:
  72. type = CPU_750FX;
  73. break;
  74. case 0x7002:
  75. type = CPU_750GX;
  76. break;
  77. case 0x800C:
  78. type = CPU_7410;
  79. break;
  80. case 0x8000:
  81. type = CPU_7450;
  82. break;
  83. case 0x8001:
  84. type = CPU_7455;
  85. break;
  86. case 0x8002:
  87. type = CPU_7457;
  88. break;
  89. case 0x8003:
  90. type = CPU_7447A;
  91. break;
  92. case 0x8004:
  93. type = CPU_7448;
  94. break;
  95. default:
  96. break;
  97. }
  98. return type;
  99. }
  100. /* ------------------------------------------------------------------------- */
  101. #if !defined(CONFIG_BAB7xx)
  102. int checkcpu (void)
  103. {
  104. uint type = get_cpu_type();
  105. uint pvr = get_pvr();
  106. ulong clock = gd->cpu_clk;
  107. char buf[32];
  108. char *str;
  109. puts ("CPU: ");
  110. switch (type) {
  111. case CPU_750CX:
  112. printf ("750CX%s v%d.%d", (pvr&0xf0)?"e":"",
  113. (pvr>>8) & 0xf,
  114. pvr & 0xf);
  115. goto PR_CLK;
  116. case CPU_750:
  117. str = "750";
  118. break;
  119. case CPU_750FX:
  120. str = "750FX";
  121. break;
  122. case CPU_750GX:
  123. str = "750GX";
  124. break;
  125. case CPU_755:
  126. str = "755";
  127. break;
  128. case CPU_7400:
  129. str = "MPC7400";
  130. break;
  131. case CPU_7410:
  132. str = "MPC7410";
  133. break;
  134. case CPU_7447A:
  135. str = "MPC7447A";
  136. break;
  137. case CPU_7448:
  138. str = "MPC7448";
  139. break;
  140. case CPU_7450:
  141. str = "MPC7450";
  142. break;
  143. case CPU_7455:
  144. str = "MPC7455";
  145. break;
  146. case CPU_7457:
  147. str = "MPC7457";
  148. break;
  149. default:
  150. printf("Unknown CPU -- PVR: 0x%08x\n", pvr);
  151. return -1;
  152. }
  153. printf ("%s v%d.%d", str, (pvr >> 8) & 0xFF, pvr & 0xFF);
  154. PR_CLK:
  155. printf (" @ %s MHz\n", strmhz(buf, clock));
  156. return (0);
  157. }
  158. #endif
  159. /* these two functions are unimplemented currently [josh] */
  160. /* -------------------------------------------------------------------- */
  161. /* L1 i-cache */
  162. int
  163. checkicache(void)
  164. {
  165. return 0; /* XXX */
  166. }
  167. /* -------------------------------------------------------------------- */
  168. /* L1 d-cache */
  169. int
  170. checkdcache(void)
  171. {
  172. return 0; /* XXX */
  173. }
  174. /* -------------------------------------------------------------------- */
  175. static inline void
  176. soft_restart(unsigned long addr)
  177. {
  178. /* SRR0 has system reset vector, SRR1 has default MSR value */
  179. /* rfi restores MSR from SRR1 and sets the PC to the SRR0 value */
  180. __asm__ __volatile__ ("mtspr 26, %0" :: "r" (addr));
  181. __asm__ __volatile__ ("li 4, (1 << 6)" ::: "r4");
  182. __asm__ __volatile__ ("mtspr 27, 4");
  183. __asm__ __volatile__ ("rfi");
  184. while(1); /* not reached */
  185. }
  186. #if !defined(CONFIG_PCIPPC2) && \
  187. !defined(CONFIG_BAB7xx) && \
  188. !defined(CONFIG_ELPPC) && \
  189. !defined(CONFIG_PPMC7XX)
  190. /* no generic way to do board reset. simply call soft_reset. */
  191. void
  192. do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
  193. {
  194. ulong addr;
  195. /* flush and disable I/D cache */
  196. __asm__ __volatile__ ("mfspr 3, 1008" ::: "r3");
  197. __asm__ __volatile__ ("ori 5, 5, 0xcc00" ::: "r5");
  198. __asm__ __volatile__ ("ori 4, 3, 0xc00" ::: "r4");
  199. __asm__ __volatile__ ("andc 5, 3, 5" ::: "r5");
  200. __asm__ __volatile__ ("sync");
  201. __asm__ __volatile__ ("mtspr 1008, 4");
  202. __asm__ __volatile__ ("isync");
  203. __asm__ __volatile__ ("sync");
  204. __asm__ __volatile__ ("mtspr 1008, 5");
  205. __asm__ __volatile__ ("isync");
  206. __asm__ __volatile__ ("sync");
  207. #ifdef CONFIG_SYS_RESET_ADDRESS
  208. addr = CONFIG_SYS_RESET_ADDRESS;
  209. #else
  210. /*
  211. * note: when CONFIG_SYS_MONITOR_BASE points to a RAM address,
  212. * CONFIG_SYS_MONITOR_BASE - sizeof (ulong) is usually a valid
  213. * address. Better pick an address known to be invalid on your
  214. * system and assign it to CONFIG_SYS_RESET_ADDRESS.
  215. */
  216. addr = CONFIG_SYS_MONITOR_BASE - sizeof (ulong);
  217. #endif
  218. soft_restart(addr);
  219. while(1); /* not reached */
  220. }
  221. #endif
  222. /* ------------------------------------------------------------------------- */
  223. /*
  224. * For the 7400 the TB clock runs at 1/4 the cpu bus speed.
  225. */
  226. #ifndef CONFIG_SYS_BUS_CLK
  227. #define CONFIG_SYS_BUS_CLK gd->bus_clk
  228. #endif
  229. unsigned long get_tbclk(void)
  230. {
  231. return CONFIG_SYS_BUS_CLK / 4;
  232. }
  233. /* ------------------------------------------------------------------------- */
  234. #if defined(CONFIG_WATCHDOG)
  235. #if !defined(CONFIG_PCIPPC2) && !defined(CONFIG_BAB7xx)
  236. void
  237. watchdog_reset(void)
  238. {
  239. }
  240. #endif /* !CONFIG_PCIPPC2 && !CONFIG_BAB7xx */
  241. #endif /* CONFIG_WATCHDOG */
  242. /* ------------------------------------------------------------------------- */
  243. #ifdef CONFIG_OF_LIBFDT
  244. void ft_cpu_setup(void *blob, bd_t *bd)
  245. {
  246. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  247. "timebase-frequency", bd->bi_busfreq / 4, 1);
  248. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  249. "bus-frequency", bd->bi_busfreq, 1);
  250. do_fixup_by_prop_u32(blob, "device_type", "cpu", 4,
  251. "clock-frequency", bd->bi_intfreq, 1);
  252. fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
  253. fdt_fixup_ethernet(blob);
  254. }
  255. #endif
  256. /* ------------------------------------------------------------------------- */