immap.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * ColdFire Internal Memory Map and Defines
  3. *
  4. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  5. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #ifndef __IMMAP_H
  26. #define __IMMAP_H
  27. #if defined(CONFIG_MCF520x)
  28. #include <asm/immap_520x.h>
  29. #include <asm/m520x.h>
  30. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  31. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  32. /* Timer */
  33. #ifdef CONFIG_MCFTMR
  34. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  35. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  36. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  37. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  38. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  39. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  40. #define CONFIG_SYS_TMRINTR_PRI (6)
  41. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  42. #endif
  43. #ifdef CONFIG_MCFPIT
  44. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  45. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  46. #define CONFIG_SYS_PIT_PRESCALE (6)
  47. #endif
  48. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  49. #define CONFIG_SYS_NUM_IRQS (128)
  50. #endif /* CONFIG_M520x */
  51. #ifdef CONFIG_M52277
  52. #include <asm/immap_5227x.h>
  53. #include <asm/m5227x.h>
  54. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  55. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  56. #ifdef CONFIG_LCD
  57. #define CONFIG_SYS_LCD_BASE (MMAP_LCD)
  58. #endif
  59. /* Timer */
  60. #ifdef CONFIG_MCFTMR
  61. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  62. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  63. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  64. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  65. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  66. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  67. #define CONFIG_SYS_TMRINTR_PRI (6)
  68. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  69. #endif
  70. #ifdef CONFIG_MCFPIT
  71. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  72. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  73. #define CONFIG_SYS_PIT_PRESCALE (6)
  74. #endif
  75. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  76. #define CONFIG_SYS_NUM_IRQS (128)
  77. #endif /* CONFIG_M52277 */
  78. #ifdef CONFIG_M5235
  79. #include <asm/immap_5235.h>
  80. #include <asm/m5235.h>
  81. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  82. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  83. /* Timer */
  84. #ifdef CONFIG_MCFTMR
  85. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  86. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  87. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  88. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  89. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRL_INT22)
  90. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  91. #define CONFIG_SYS_TMRINTR_PRI (0x1E) /* Level must include inorder to work */
  92. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  93. #endif
  94. #ifdef CONFIG_MCFPIT
  95. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  96. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  97. #define CONFIG_SYS_PIT_PRESCALE (6)
  98. #endif
  99. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  100. #define CONFIG_SYS_NUM_IRQS (128)
  101. #endif /* CONFIG_M5235 */
  102. #ifdef CONFIG_M5249
  103. #include <asm/immap_5249.h>
  104. #include <asm/m5249.h>
  105. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  106. #define CONFIG_SYS_INTR_BASE (MMAP_INTC)
  107. #define CONFIG_SYS_NUM_IRQS (64)
  108. /* Timer */
  109. #ifdef CONFIG_MCFTMR
  110. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  111. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  112. #define CONFIG_SYS_TMRPND_REG (mbar_readLong(MCFSIM_IPR))
  113. #define CONFIG_SYS_TMRINTR_NO (31)
  114. #define CONFIG_SYS_TMRINTR_MASK (0x00000400)
  115. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  116. #define CONFIG_SYS_TMRINTR_PRI (MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3)
  117. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 2000000) - 1) << 8)
  118. #endif
  119. #endif /* CONFIG_M5249 */
  120. #ifdef CONFIG_M5253
  121. #include <asm/immap_5253.h>
  122. #include <asm/m5249.h>
  123. #include <asm/m5253.h>
  124. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  125. #define CONFIG_SYS_INTR_BASE (MMAP_INTC)
  126. #define CONFIG_SYS_NUM_IRQS (64)
  127. /* Timer */
  128. #ifdef CONFIG_MCFTMR
  129. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  130. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  131. #define CONFIG_SYS_TMRPND_REG (mbar_readLong(MCFSIM_IPR))
  132. #define CONFIG_SYS_TMRINTR_NO (27)
  133. #define CONFIG_SYS_TMRINTR_MASK (0x00000400)
  134. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  135. #define CONFIG_SYS_TMRINTR_PRI (MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL3 | MCFSIM_ICR_PRI3)
  136. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 2000000) - 1) << 8)
  137. #endif
  138. #endif /* CONFIG_M5253 */
  139. #ifdef CONFIG_M5271
  140. #include <asm/immap_5271.h>
  141. #include <asm/m5271.h>
  142. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  143. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  144. /* Timer */
  145. #ifdef CONFIG_MCFTMR
  146. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  147. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  148. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  149. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  150. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRL_INT22)
  151. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  152. #define CONFIG_SYS_TMRINTR_PRI (0x1E) /* Interrupt level 3, priority 6 */
  153. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  154. #endif
  155. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  156. #define CONFIG_SYS_NUM_IRQS (128)
  157. #endif /* CONFIG_M5271 */
  158. #ifdef CONFIG_M5272
  159. #include <asm/immap_5272.h>
  160. #include <asm/m5272.h>
  161. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  162. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  163. #define CONFIG_SYS_INTR_BASE (MMAP_INTC)
  164. #define CONFIG_SYS_NUM_IRQS (64)
  165. /* Timer */
  166. #ifdef CONFIG_MCFTMR
  167. #define CONFIG_SYS_UDELAY_BASE (MMAP_TMR0)
  168. #define CONFIG_SYS_TMR_BASE (MMAP_TMR3)
  169. #define CONFIG_SYS_TMRPND_REG (((volatile intctrl_t *)(CONFIG_SYS_INTR_BASE))->int_isr)
  170. #define CONFIG_SYS_TMRINTR_NO (INT_TMR3)
  171. #define CONFIG_SYS_TMRINTR_MASK (INT_ISR_INT24)
  172. #define CONFIG_SYS_TMRINTR_PEND (0)
  173. #define CONFIG_SYS_TMRINTR_PRI (INT_ICR1_TMR3PI | INT_ICR1_TMR3IPL(5))
  174. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  175. #endif
  176. #endif /* CONFIG_M5272 */
  177. #ifdef CONFIG_M5275
  178. #include <asm/immap_5275.h>
  179. #include <asm/m5275.h>
  180. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  181. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  182. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  183. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  184. #define CONFIG_SYS_NUM_IRQS (192)
  185. /* Timer */
  186. #ifdef CONFIG_MCFTMR
  187. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  188. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  189. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  190. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  191. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRL_INT22)
  192. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  193. #define CONFIG_SYS_TMRINTR_PRI (0x1E)
  194. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  195. #endif
  196. #endif /* CONFIG_M5275 */
  197. #ifdef CONFIG_M5282
  198. #include <asm/immap_5282.h>
  199. #include <asm/m5282.h>
  200. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  201. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))
  202. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  203. #define CONFIG_SYS_NUM_IRQS (128)
  204. /* Timer */
  205. #ifdef CONFIG_MCFTMR
  206. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  207. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR3)
  208. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0)
  209. #define CONFIG_SYS_TMRINTR_NO (INT0_LO_DTMR3)
  210. #define CONFIG_SYS_TMRINTR_MASK (1 << INT0_LO_DTMR3)
  211. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  212. #define CONFIG_SYS_TMRINTR_PRI (0x1E) /* Level must include inorder to work */
  213. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  214. #endif
  215. #endif /* CONFIG_M5282 */
  216. #if defined(CONFIG_MCF5301x)
  217. #include <asm/immap_5301x.h>
  218. #include <asm/m5301x.h>
  219. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  220. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  221. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  222. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  223. /* Timer */
  224. #ifdef CONFIG_MCFTMR
  225. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  226. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  227. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  228. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  229. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  230. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  231. #define CONFIG_SYS_TMRINTR_PRI (6)
  232. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  233. #endif
  234. #ifdef CONFIG_MCFPIT
  235. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  236. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  237. #define CONFIG_SYS_PIT_PRESCALE (6)
  238. #endif
  239. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  240. #define CONFIG_SYS_NUM_IRQS (128)
  241. #endif /* CONFIG_M5301x */
  242. #if defined(CONFIG_M5329) || defined(CONFIG_M5373)
  243. #include <asm/immap_5329.h>
  244. #include <asm/m5329.h>
  245. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC)
  246. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  247. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  248. /* Timer */
  249. #ifdef CONFIG_MCFTMR
  250. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  251. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  252. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  253. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  254. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  255. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  256. #define CONFIG_SYS_TMRINTR_PRI (6)
  257. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  258. #endif
  259. #ifdef CONFIG_MCFPIT
  260. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  261. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  262. #define CONFIG_SYS_PIT_PRESCALE (6)
  263. #endif
  264. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  265. #define CONFIG_SYS_NUM_IRQS (128)
  266. #endif /* CONFIG_M5329 && CONFIG_M5373 */
  267. #if defined(CONFIG_M54451) || defined(CONFIG_M54455)
  268. #include <asm/immap_5445x.h>
  269. #include <asm/m5445x.h>
  270. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  271. #if defined(CONFIG_M54455EVB)
  272. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  273. #endif
  274. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000))
  275. #define CONFIG_SYS_MCFRTC_BASE (MMAP_RTC)
  276. /* Timer */
  277. #ifdef CONFIG_MCFTMR
  278. #define CONFIG_SYS_UDELAY_BASE (MMAP_DTMR0)
  279. #define CONFIG_SYS_TMR_BASE (MMAP_DTMR1)
  280. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  281. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_DTMR1)
  282. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT33)
  283. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  284. #define CONFIG_SYS_TMRINTR_PRI (6)
  285. #define CONFIG_SYS_TIMER_PRESCALER (((gd->bus_clk / 1000000) - 1) << 8)
  286. #endif
  287. #ifdef CONFIG_MCFPIT
  288. #define CONFIG_SYS_UDELAY_BASE (MMAP_PIT0)
  289. #define CONFIG_SYS_PIT_BASE (MMAP_PIT1)
  290. #define CONFIG_SYS_PIT_PRESCALE (6)
  291. #endif
  292. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  293. #define CONFIG_SYS_NUM_IRQS (128)
  294. #ifdef CONFIG_PCI
  295. #define CONFIG_SYS_PCI_BAR0 (CONFIG_SYS_MBAR)
  296. #define CONFIG_SYS_PCI_BAR5 (CONFIG_SYS_SDRAM_BASE)
  297. #define CONFIG_SYS_PCI_TBATR0 (CONFIG_SYS_MBAR)
  298. #define CONFIG_SYS_PCI_TBATR5 (CONFIG_SYS_SDRAM_BASE)
  299. #endif
  300. #endif /* CONFIG_M54451 || CONFIG_M54455 */
  301. #ifdef CONFIG_M547x
  302. #include <asm/immap_547x_8x.h>
  303. #include <asm/m547x_8x.h>
  304. #ifdef CONFIG_FSLDMAFEC
  305. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  306. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  307. #define FEC0_RX_TASK 0
  308. #define FEC0_TX_TASK 1
  309. #define FEC0_RX_PRIORITY 6
  310. #define FEC0_TX_PRIORITY 7
  311. #define FEC0_RX_INIT 16
  312. #define FEC0_TX_INIT 17
  313. #define FEC1_RX_TASK 2
  314. #define FEC1_TX_TASK 3
  315. #define FEC1_RX_PRIORITY 6
  316. #define FEC1_TX_PRIORITY 7
  317. #define FEC1_RX_INIT 30
  318. #define FEC1_TX_INIT 31
  319. #endif
  320. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x100))
  321. #ifdef CONFIG_SLTTMR
  322. #define CONFIG_SYS_UDELAY_BASE (MMAP_SLT1)
  323. #define CONFIG_SYS_TMR_BASE (MMAP_SLT0)
  324. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  325. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_SLT0)
  326. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT54)
  327. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  328. #define CONFIG_SYS_TMRINTR_PRI (0x1E)
  329. #define CONFIG_SYS_TIMER_PRESCALER (gd->bus_clk / 1000000)
  330. #endif
  331. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  332. #define CONFIG_SYS_NUM_IRQS (128)
  333. #ifdef CONFIG_PCI
  334. #define CONFIG_SYS_PCI_BAR0 (0x40000000)
  335. #define CONFIG_SYS_PCI_BAR1 (CONFIG_SYS_SDRAM_BASE)
  336. #define CONFIG_SYS_PCI_TBATR0 (CONFIG_SYS_MBAR)
  337. #define CONFIG_SYS_PCI_TBATR1 (CONFIG_SYS_SDRAM_BASE)
  338. #endif
  339. #endif /* CONFIG_M547x */
  340. #ifdef CONFIG_M548x
  341. #include <asm/immap_547x_8x.h>
  342. #include <asm/m547x_8x.h>
  343. #ifdef CONFIG_FSLDMAFEC
  344. #define CONFIG_SYS_FEC0_IOBASE (MMAP_FEC0)
  345. #define CONFIG_SYS_FEC1_IOBASE (MMAP_FEC1)
  346. #define FEC0_RX_TASK 0
  347. #define FEC0_TX_TASK 1
  348. #define FEC0_RX_PRIORITY 6
  349. #define FEC0_TX_PRIORITY 7
  350. #define FEC0_RX_INIT 16
  351. #define FEC0_TX_INIT 17
  352. #define FEC1_RX_TASK 2
  353. #define FEC1_TX_TASK 3
  354. #define FEC1_RX_PRIORITY 6
  355. #define FEC1_TX_PRIORITY 7
  356. #define FEC1_RX_INIT 30
  357. #define FEC1_TX_INIT 31
  358. #endif
  359. #define CONFIG_SYS_UART_BASE (MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x100))
  360. /* Timer */
  361. #ifdef CONFIG_SLTTMR
  362. #define CONFIG_SYS_UDELAY_BASE (MMAP_SLT1)
  363. #define CONFIG_SYS_TMR_BASE (MMAP_SLT0)
  364. #define CONFIG_SYS_TMRPND_REG (((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0)
  365. #define CONFIG_SYS_TMRINTR_NO (INT0_HI_SLT0)
  366. #define CONFIG_SYS_TMRINTR_MASK (INTC_IPRH_INT54)
  367. #define CONFIG_SYS_TMRINTR_PEND (CONFIG_SYS_TMRINTR_MASK)
  368. #define CONFIG_SYS_TMRINTR_PRI (0x1E)
  369. #define CONFIG_SYS_TIMER_PRESCALER (gd->bus_clk / 1000000)
  370. #endif
  371. #define CONFIG_SYS_INTR_BASE (MMAP_INTC0)
  372. #define CONFIG_SYS_NUM_IRQS (128)
  373. #ifdef CONFIG_PCI
  374. #define CONFIG_SYS_PCI_BAR0 (CONFIG_SYS_MBAR)
  375. #define CONFIG_SYS_PCI_BAR1 (CONFIG_SYS_SDRAM_BASE)
  376. #define CONFIG_SYS_PCI_TBATR0 (CONFIG_SYS_MBAR)
  377. #define CONFIG_SYS_PCI_TBATR1 (CONFIG_SYS_SDRAM_BASE)
  378. #endif
  379. #endif /* CONFIG_M548x */
  380. #endif /* __IMMAP_H */