cpu_init.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350
  1. /*
  2. *
  3. * (C) Copyright 2000-2003
  4. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  5. *
  6. * (C) Copyright 2004-2008 Freescale Semiconductor, Inc.
  7. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #include <common.h>
  28. #include <watchdog.h>
  29. #include <asm/immap.h>
  30. #if defined(CONFIG_CMD_NET)
  31. #include <config.h>
  32. #include <net.h>
  33. #include <asm/fec.h>
  34. #endif
  35. #ifdef CONFIG_MCF5301x
  36. void cpu_init_f(void)
  37. {
  38. volatile scm1_t *scm1 = (scm1_t *) MMAP_SCM1;
  39. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  40. volatile fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
  41. /* watchdog is enabled by default - disable the watchdog */
  42. #ifndef CONFIG_WATCHDOG
  43. /*wdog->cr = 0; */
  44. #endif
  45. scm1->mpr = 0x77777777;
  46. scm1->pacra = 0;
  47. scm1->pacrb = 0;
  48. scm1->pacrc = 0;
  49. scm1->pacrd = 0;
  50. scm1->pacre = 0;
  51. scm1->pacrf = 0;
  52. scm1->pacrg = 0;
  53. #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) \
  54. && defined(CONFIG_SYS_CS0_CTRL))
  55. gpio->par_cs |= GPIO_PAR_CS0_CS0;
  56. fbcs->csar0 = CONFIG_SYS_CS0_BASE;
  57. fbcs->cscr0 = CONFIG_SYS_CS0_CTRL;
  58. fbcs->csmr0 = CONFIG_SYS_CS0_MASK;
  59. #endif
  60. #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) \
  61. && defined(CONFIG_SYS_CS1_CTRL))
  62. gpio->par_cs |= GPIO_PAR_CS1_CS1;
  63. fbcs->csar1 = CONFIG_SYS_CS1_BASE;
  64. fbcs->cscr1 = CONFIG_SYS_CS1_CTRL;
  65. fbcs->csmr1 = CONFIG_SYS_CS1_MASK;
  66. #endif
  67. #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) \
  68. && defined(CONFIG_SYS_CS2_CTRL))
  69. fbcs->csar2 = CONFIG_SYS_CS2_BASE;
  70. fbcs->cscr2 = CONFIG_SYS_CS2_CTRL;
  71. fbcs->csmr2 = CONFIG_SYS_CS2_MASK;
  72. #endif
  73. #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) \
  74. && defined(CONFIG_SYS_CS3_CTRL))
  75. fbcs->csar3 = CONFIG_SYS_CS3_BASE;
  76. fbcs->cscr3 = CONFIG_SYS_CS3_CTRL;
  77. fbcs->csmr3 = CONFIG_SYS_CS3_MASK;
  78. #endif
  79. #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) \
  80. && defined(CONFIG_SYS_CS4_CTRL))
  81. gpio->par_cs |= GPIO_PAR_CS4;
  82. fbcs->csar4 = CONFIG_SYS_CS4_BASE;
  83. fbcs->cscr4 = CONFIG_SYS_CS4_CTRL;
  84. fbcs->csmr4 = CONFIG_SYS_CS4_MASK;
  85. #endif
  86. #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) \
  87. && defined(CONFIG_SYS_CS5_CTRL))
  88. gpio->par_cs |= GPIO_PAR_CS5;
  89. fbcs->csar5 = CONFIG_SYS_CS5_BASE;
  90. fbcs->cscr5 = CONFIG_SYS_CS5_CTRL;
  91. fbcs->csmr5 = CONFIG_SYS_CS5_MASK;
  92. #endif
  93. #ifdef CONFIG_FSL_I2C
  94. gpio->par_feci2c = GPIO_PAR_FECI2C_SDA_SDA | GPIO_PAR_FECI2C_SCL_SCL;
  95. #endif
  96. icache_enable();
  97. }
  98. /* initialize higher level parts of CPU like timers */
  99. int cpu_init_r(void)
  100. {
  101. #ifdef CONFIG_MCFFEC
  102. volatile ccm_t *ccm = (ccm_t *) MMAP_CCM;
  103. #endif
  104. #ifdef CONFIG_MCFRTC
  105. volatile rtc_t *rtc = (rtc_t *) (CONFIG_SYS_MCFRTC_BASE);
  106. volatile rtcex_t *rtcex = (rtcex_t *) & rtc->extended;
  107. rtcex->gocu = CONFIG_SYS_RTC_CNT;
  108. rtcex->gocl = CONFIG_SYS_RTC_SETUP;
  109. #endif
  110. #ifdef CONFIG_MCFFEC
  111. if (CONFIG_SYS_FEC0_MIIBASE != CONFIG_SYS_FEC1_MIIBASE)
  112. ccm->misccr |= CCM_MISCCR_FECM;
  113. else
  114. ccm->misccr &= ~CCM_MISCCR_FECM;
  115. #endif
  116. return (0);
  117. }
  118. void uart_port_conf(int port)
  119. {
  120. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  121. /* Setup Ports: */
  122. switch (port) {
  123. case 0:
  124. gpio->par_uart &= ~(GPIO_PAR_UART_U0TXD | GPIO_PAR_UART_U0RXD);
  125. gpio->par_uart |= (GPIO_PAR_UART_U0TXD | GPIO_PAR_UART_U0RXD);
  126. break;
  127. case 1:
  128. #ifdef CONFIG_SYS_UART1_ALT1_GPIO
  129. gpio->par_simp1h &=
  130. ~(GPIO_PAR_SIMP1H_DATA1_UNMASK |
  131. GPIO_PAR_SIMP1H_VEN1_UNMASK);
  132. gpio->par_simp1h |=
  133. (GPIO_PAR_SIMP1H_DATA1_U1TXD | GPIO_PAR_SIMP1H_VEN1_U1RXD);
  134. #elif defined(CONFIG_SYS_UART1_ALT2_GPIO)
  135. gpio->par_ssih &=
  136. ~(GPIO_PAR_SSIH_RXD_UNMASK | GPIO_PAR_SSIH_TXD_UNMASK);
  137. gpio->par_ssih |=
  138. (GPIO_PAR_SSIH_RXD_U1RXD | GPIO_PAR_SSIH_TXD_U1TXD);
  139. #endif
  140. break;
  141. case 2:
  142. #ifdef CONFIG_SYS_UART2_PRI_GPIO
  143. gpio->par_uart |= (GPIO_PAR_UART_U2TXD | GPIO_PAR_UART_U2RXD);
  144. #elif defined(CONFIG_SYS_UART2_ALT1_GPIO)
  145. gpio->par_dspih &=
  146. ~(GPIO_PAR_DSPIH_SIN_UNMASK | GPIO_PAR_DSPIH_SOUT_UNMASK);
  147. gpio->par_dspih |=
  148. (GPIO_PAR_DSPIH_SIN_U2RXD | GPIO_PAR_DSPIH_SOUT_U2TXD);
  149. #elif defined(CONFIG_SYS_UART2_ALT2_GPIO)
  150. gpio->par_feci2c &=
  151. ~(GPIO_PAR_FECI2C_SDA_UNMASK | GPIO_PAR_FECI2C_SCL_UNMASK);
  152. gpio->par_feci2c |=
  153. (GPIO_PAR_FECI2C_SDA_U2TXD | GPIO_PAR_FECI2C_SCL_U2RXD);
  154. #endif
  155. break;
  156. }
  157. }
  158. #if defined(CONFIG_CMD_NET)
  159. int fecpin_setclear(struct eth_device *dev, int setclear)
  160. {
  161. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  162. struct fec_info_s *info = (struct fec_info_s *)dev->priv;
  163. if (setclear) {
  164. if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
  165. gpio->par_fec |=
  166. GPIO_PAR_FEC0_7W_FEC | GPIO_PAR_FEC0_RMII_FEC;
  167. gpio->par_feci2c |=
  168. GPIO_PAR_FECI2C_MDC0 | GPIO_PAR_FECI2C_MDIO0;
  169. } else {
  170. gpio->par_fec |=
  171. GPIO_PAR_FEC1_7W_FEC | GPIO_PAR_FEC1_RMII_FEC;
  172. gpio->par_feci2c |=
  173. GPIO_PAR_FECI2C_MDC1 | GPIO_PAR_FECI2C_MDIO1;
  174. }
  175. } else {
  176. if (info->iobase == CONFIG_SYS_FEC0_IOBASE) {
  177. gpio->par_fec &=
  178. ~(GPIO_PAR_FEC0_7W_FEC | GPIO_PAR_FEC0_RMII_FEC);
  179. gpio->par_feci2c &= GPIO_PAR_FECI2C_RMII0_UNMASK;
  180. } else {
  181. gpio->par_fec &=
  182. ~(GPIO_PAR_FEC1_7W_FEC | GPIO_PAR_FEC1_RMII_FEC);
  183. gpio->par_feci2c &= GPIO_PAR_FECI2C_RMII1_UNMASK;
  184. }
  185. }
  186. return 0;
  187. }
  188. #endif /* CONFIG_CMD_NET */
  189. #endif /* CONFIG_MCF5301x */
  190. #ifdef CONFIG_MCF532x
  191. void cpu_init_f(void)
  192. {
  193. volatile scm1_t *scm1 = (scm1_t *) MMAP_SCM1;
  194. volatile scm2_t *scm2 = (scm2_t *) MMAP_SCM2;
  195. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  196. volatile fbcs_t *fbcs = (fbcs_t *) MMAP_FBCS;
  197. volatile wdog_t *wdog = (wdog_t *) MMAP_WDOG;
  198. /* watchdog is enabled by default - disable the watchdog */
  199. #ifndef CONFIG_WATCHDOG
  200. wdog->cr = 0;
  201. #endif
  202. scm1->mpr0 = 0x77777777;
  203. scm2->pacra = 0;
  204. scm2->pacrb = 0;
  205. scm2->pacrc = 0;
  206. scm2->pacrd = 0;
  207. scm2->pacre = 0;
  208. scm2->pacrf = 0;
  209. scm2->pacrg = 0;
  210. scm1->pacrh = 0;
  211. /* Port configuration */
  212. gpio->par_cs = 0;
  213. #if (defined(CONFIG_SYS_CS0_BASE) && defined(CONFIG_SYS_CS0_MASK) \
  214. && defined(CONFIG_SYS_CS0_CTRL))
  215. fbcs->csar0 = CONFIG_SYS_CS0_BASE;
  216. fbcs->cscr0 = CONFIG_SYS_CS0_CTRL;
  217. fbcs->csmr0 = CONFIG_SYS_CS0_MASK;
  218. #endif
  219. #if (defined(CONFIG_SYS_CS1_BASE) && defined(CONFIG_SYS_CS1_MASK) \
  220. && defined(CONFIG_SYS_CS1_CTRL))
  221. /* Latch chipselect */
  222. gpio->par_cs |= GPIO_PAR_CS1;
  223. fbcs->csar1 = CONFIG_SYS_CS1_BASE;
  224. fbcs->cscr1 = CONFIG_SYS_CS1_CTRL;
  225. fbcs->csmr1 = CONFIG_SYS_CS1_MASK;
  226. #endif
  227. #if (defined(CONFIG_SYS_CS2_BASE) && defined(CONFIG_SYS_CS2_MASK) \
  228. && defined(CONFIG_SYS_CS2_CTRL))
  229. gpio->par_cs |= GPIO_PAR_CS2;
  230. fbcs->csar2 = CONFIG_SYS_CS2_BASE;
  231. fbcs->cscr2 = CONFIG_SYS_CS2_CTRL;
  232. fbcs->csmr2 = CONFIG_SYS_CS2_MASK;
  233. #endif
  234. #if (defined(CONFIG_SYS_CS3_BASE) && defined(CONFIG_SYS_CS3_MASK) \
  235. && defined(CONFIG_SYS_CS3_CTRL))
  236. gpio->par_cs |= GPIO_PAR_CS3;
  237. fbcs->csar3 = CONFIG_SYS_CS3_BASE;
  238. fbcs->cscr3 = CONFIG_SYS_CS3_CTRL;
  239. fbcs->csmr3 = CONFIG_SYS_CS3_MASK;
  240. #endif
  241. #if (defined(CONFIG_SYS_CS4_BASE) && defined(CONFIG_SYS_CS4_MASK) \
  242. && defined(CONFIG_SYS_CS4_CTRL))
  243. gpio->par_cs |= GPIO_PAR_CS4;
  244. fbcs->csar4 = CONFIG_SYS_CS4_BASE;
  245. fbcs->cscr4 = CONFIG_SYS_CS4_CTRL;
  246. fbcs->csmr4 = CONFIG_SYS_CS4_MASK;
  247. #endif
  248. #if (defined(CONFIG_SYS_CS5_BASE) && defined(CONFIG_SYS_CS5_MASK) \
  249. && defined(CONFIG_SYS_CS5_CTRL))
  250. gpio->par_cs |= GPIO_PAR_CS5;
  251. fbcs->csar5 = CONFIG_SYS_CS5_BASE;
  252. fbcs->cscr5 = CONFIG_SYS_CS5_CTRL;
  253. fbcs->csmr5 = CONFIG_SYS_CS5_MASK;
  254. #endif
  255. #ifdef CONFIG_FSL_I2C
  256. gpio->par_feci2c = GPIO_PAR_FECI2C_SCL_SCL | GPIO_PAR_FECI2C_SDA_SDA;
  257. #endif
  258. icache_enable();
  259. }
  260. /*
  261. * initialize higher level parts of CPU like timers
  262. */
  263. int cpu_init_r(void)
  264. {
  265. return (0);
  266. }
  267. void uart_port_conf(int port)
  268. {
  269. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  270. /* Setup Ports: */
  271. switch (port) {
  272. case 0:
  273. gpio->par_uart &= ~(GPIO_PAR_UART_TXD0 | GPIO_PAR_UART_RXD0);
  274. gpio->par_uart |= (GPIO_PAR_UART_TXD0 | GPIO_PAR_UART_RXD0);
  275. break;
  276. case 1:
  277. gpio->par_uart &=
  278. ~(GPIO_PAR_UART_TXD1(3) | GPIO_PAR_UART_RXD1(3));
  279. gpio->par_uart |=
  280. (GPIO_PAR_UART_TXD1(3) | GPIO_PAR_UART_RXD1(3));
  281. break;
  282. case 2:
  283. #ifdef CONFIG_SYS_UART2_ALT1_GPIO
  284. gpio->par_timer &= 0x0F;
  285. gpio->par_timer |= (GPIO_PAR_TIN3_URXD2 | GPIO_PAR_TIN2_UTXD2);
  286. #elif defined(CONFIG_SYS_UART2_ALT2_GPIO)
  287. gpio->par_feci2c &= 0xFF00;
  288. gpio->par_feci2c |= (GPIO_PAR_FECI2C_SCL_UTXD2 | GPIO_PAR_FECI2C_SDA_URXD2);
  289. #elif defined(CONFIG_SYS_UART2_ALT3_GPIO)
  290. gpio->par_ssi &= 0xF0FF;
  291. gpio->par_ssi |= (GPIO_PAR_SSI_RXD(2) | GPIO_PAR_SSI_TXD(2));
  292. #endif
  293. break;
  294. }
  295. }
  296. #if defined(CONFIG_CMD_NET)
  297. int fecpin_setclear(struct eth_device *dev, int setclear)
  298. {
  299. volatile gpio_t *gpio = (gpio_t *) MMAP_GPIO;
  300. if (setclear) {
  301. gpio->par_fec |= GPIO_PAR_FEC_7W_FEC | GPIO_PAR_FEC_MII_FEC;
  302. gpio->par_feci2c |=
  303. GPIO_PAR_FECI2C_MDC_EMDC | GPIO_PAR_FECI2C_MDIO_EMDIO;
  304. } else {
  305. gpio->par_fec &= ~(GPIO_PAR_FEC_7W_FEC | GPIO_PAR_FEC_MII_FEC);
  306. gpio->par_feci2c &=
  307. ~(GPIO_PAR_FECI2C_MDC_EMDC | GPIO_PAR_FECI2C_MDIO_EMDIO);
  308. }
  309. return 0;
  310. }
  311. #endif
  312. #endif /* CONFIG_MCF532x */