speed.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * (C) Copyright 2003
  3. * Josef Baumgartner <josef.baumgartner@telex.de>
  4. *
  5. * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
  6. * Hayden Fraser (Hayden.Fraser@freescale.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <asm/processor.h>
  28. #include <asm/immap.h>
  29. DECLARE_GLOBAL_DATA_PTR;
  30. /* get_clocks() fills in gd->cpu_clock and gd->bus_clk */
  31. int get_clocks (void)
  32. {
  33. #if defined(CONFIG_M5208)
  34. volatile pll_t *pll = (pll_t *) MMAP_PLL;
  35. pll->odr = CONFIG_SYS_PLL_ODR;
  36. pll->fdr = CONFIG_SYS_PLL_FDR;
  37. #endif
  38. #if defined(CONFIG_M5249) || defined(CONFIG_M5253)
  39. volatile unsigned long cpll = mbar2_readLong(MCFSIM_PLLCR);
  40. unsigned long pllcr;
  41. #ifndef CONFIG_SYS_PLL_BYPASS
  42. #ifdef CONFIG_M5249
  43. /* Setup the PLL to run at the specified speed */
  44. #ifdef CONFIG_SYS_FAST_CLK
  45. pllcr = 0x925a3100; /* ~140MHz clock (PLL bypass = 0) */
  46. #else
  47. pllcr = 0x135a4140; /* ~72MHz clock (PLL bypass = 0) */
  48. #endif
  49. #endif /* CONFIG_M5249 */
  50. #ifdef CONFIG_M5253
  51. pllcr = CONFIG_SYS_PLLCR;
  52. #endif /* CONFIG_M5253 */
  53. cpll = cpll & 0xfffffffe; /* Set PLL bypass mode = 0 (PSTCLK = crystal) */
  54. mbar2_writeLong(MCFSIM_PLLCR, cpll); /* Set the PLL to bypass mode (PSTCLK = crystal) */
  55. mbar2_writeLong(MCFSIM_PLLCR, pllcr); /* set the clock speed */
  56. pllcr ^= 0x00000001; /* Set pll bypass to 1 */
  57. mbar2_writeLong(MCFSIM_PLLCR, pllcr); /* Start locking (pll bypass = 1) */
  58. udelay(0x20); /* Wait for a lock ... */
  59. #endif /* #ifndef CONFIG_SYS_PLL_BYPASS */
  60. #endif /* CONFIG_M5249 || CONFIG_M5253 */
  61. #if defined(CONFIG_M5275)
  62. volatile pll_t *pll = (volatile pll_t *)(MMAP_PLL);
  63. /* Setup PLL */
  64. pll->syncr = 0x01080000;
  65. while (!(pll->synsr & FMPLL_SYNSR_LOCK))
  66. ;
  67. pll->syncr = 0x01000000;
  68. while (!(pll->synsr & FMPLL_SYNSR_LOCK))
  69. ;
  70. #endif
  71. gd->cpu_clk = CONFIG_SYS_CLK;
  72. #if defined(CONFIG_M5208) || defined(CONFIG_M5249) || defined(CONFIG_M5253) || \
  73. defined(CONFIG_M5271) || defined(CONFIG_M5275)
  74. gd->bus_clk = gd->cpu_clk / 2;
  75. #else
  76. gd->bus_clk = gd->cpu_clk;
  77. #endif
  78. #ifdef CONFIG_FSL_I2C
  79. gd->i2c1_clk = gd->bus_clk;
  80. #ifdef CONFIG_SYS_I2C2_OFFSET
  81. gd->i2c2_clk = gd->bus_clk;
  82. #endif
  83. #endif
  84. return (0);
  85. }