anomaly.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * DO NOT EDIT THIS FILE
  3. * This file is under version control at
  4. * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
  5. * and can be replaced with that version at any time
  6. * DO NOT EDIT THIS FILE
  7. *
  8. * Copyright 2004-2010 Analog Devices Inc.
  9. * Licensed under the ADI BSD license.
  10. * https://docs.blackfin.uclinux.org/doku.php?id=adi_bsd
  11. */
  12. /* This file should be up to date with:
  13. * - Revision R, 05/25/2010; ADSP-BF561 Blackfin Processor Anomaly List
  14. */
  15. #ifndef _MACH_ANOMALY_H_
  16. #define _MACH_ANOMALY_H_
  17. /* We do not support 0.1, 0.2, or 0.4 silicon - sorry */
  18. #if __SILICON_REVISION__ < 3 || __SILICON_REVISION__ == 4
  19. # error will not work on BF561 silicon version 0.0, 0.1, 0.2, or 0.4
  20. #endif
  21. /* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
  22. #define ANOMALY_05000074 (1)
  23. /* UART Line Status Register (UART_LSR) Bits Are Not Updated at the Same Time */
  24. #define ANOMALY_05000099 (__SILICON_REVISION__ < 5)
  25. /* Trace Buffers May Contain Errors in Emulation Mode and/or Exception, NMI, Reset Handlers */
  26. #define ANOMALY_05000116 (__SILICON_REVISION__ < 3)
  27. /* TESTSET Instructions Restricted to 32-Bit Aligned Memory Locations */
  28. #define ANOMALY_05000120 (1)
  29. /* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
  30. #define ANOMALY_05000122 (1)
  31. /* Erroneous Exception when Enabling Cache */
  32. #define ANOMALY_05000125 (__SILICON_REVISION__ < 3)
  33. /* SIGNBITS Instruction Not Functional under Certain Conditions */
  34. #define ANOMALY_05000127 (1)
  35. /* Two bits in the Watchpoint Status Register (WPSTAT) are swapped */
  36. #define ANOMALY_05000134 (__SILICON_REVISION__ < 3)
  37. /* Enable wires from the Data Watchpoint Address Control Register (WPDACTL) are swapped */
  38. #define ANOMALY_05000135 (__SILICON_REVISION__ < 3)
  39. /* Stall in multi-unit DMA operations */
  40. #define ANOMALY_05000136 (__SILICON_REVISION__ < 3)
  41. /* Allowing the SPORT RX FIFO to fill will cause an overflow */
  42. #define ANOMALY_05000140 (__SILICON_REVISION__ < 3)
  43. /* Infinite Stall may occur with a particular sequence of consecutive dual dag events */
  44. #define ANOMALY_05000141 (__SILICON_REVISION__ < 3)
  45. /* Interrupts may be lost when a programmable input flag is configured to be edge sensitive */
  46. #define ANOMALY_05000142 (__SILICON_REVISION__ < 3)
  47. /* DMA and TESTSET conflict when both are accessing external memory */
  48. #define ANOMALY_05000144 (__SILICON_REVISION__ < 3)
  49. /* In PWM_OUT mode, you must enable the PPI block to generate a waveform from PPI_CLK */
  50. #define ANOMALY_05000145 (__SILICON_REVISION__ < 3)
  51. /* MDMA may lose the first few words of a descriptor chain */
  52. #define ANOMALY_05000146 (__SILICON_REVISION__ < 3)
  53. /* Source MDMA descriptor may stop with a DMA Error near beginning of descriptor fetch */
  54. #define ANOMALY_05000147 (__SILICON_REVISION__ < 3)
  55. /* IMDMA S1/D1 Channel May Stall */
  56. #define ANOMALY_05000149 (1)
  57. /* DMA engine may lose data due to incorrect handshaking */
  58. #define ANOMALY_05000150 (__SILICON_REVISION__ < 3)
  59. /* DMA stalls when all three controllers read data from the same source */
  60. #define ANOMALY_05000151 (__SILICON_REVISION__ < 3)
  61. /* Execution stall when executing in L2 and doing external accesses */
  62. #define ANOMALY_05000152 (__SILICON_REVISION__ < 3)
  63. /* Frame Delay in SPORT Multichannel Mode */
  64. #define ANOMALY_05000153 (__SILICON_REVISION__ < 3)
  65. /* SPORT TFS signal stays active in multichannel mode outside of valid channels */
  66. #define ANOMALY_05000154 (__SILICON_REVISION__ < 3)
  67. /* Timers in PWM-Out Mode with PPI GP Receive (Input) Mode with 0 Frame Syncs */
  68. #define ANOMALY_05000156 (__SILICON_REVISION__ < 4)
  69. /* Killed 32-Bit MMR Write Leads to Next System MMR Access Thinking It Should Be 32-Bit */
  70. #define ANOMALY_05000157 (__SILICON_REVISION__ < 3)
  71. /* DMA Lock-up at CCLK to SCLK ratios of 4:1, 2:1, or 1:1 */
  72. #define ANOMALY_05000159 (__SILICON_REVISION__ < 3)
  73. /* A read from external memory may return a wrong value with data cache enabled */
  74. #define ANOMALY_05000160 (__SILICON_REVISION__ < 3)
  75. /* Data Cache Fill data can be corrupted after/during Instruction DMA if certain core stalls exist */
  76. #define ANOMALY_05000161 (__SILICON_REVISION__ < 3)
  77. /* DMEM_CONTROL<12> is not set on Reset */
  78. #define ANOMALY_05000162 (__SILICON_REVISION__ < 3)
  79. /* SPORT Transmit Data Is Not Gated by External Frame Sync in Certain Conditions */
  80. #define ANOMALY_05000163 (__SILICON_REVISION__ < 3)
  81. /* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */
  82. #define ANOMALY_05000166 (1)
  83. /* Turning SPORTs on while External Frame Sync Is Active May Corrupt Data */
  84. #define ANOMALY_05000167 (1)
  85. /* Undefined Behavior when Power-Up Sequence Is Issued to SDRAM during Auto-Refresh */
  86. #define ANOMALY_05000168 (__SILICON_REVISION__ < 5)
  87. /* DATA CPLB Page Miss Can Result in Lost Write-Through Data Cache Writes */
  88. #define ANOMALY_05000169 (__SILICON_REVISION__ < 5)
  89. /* Boot-ROM Modifies SICA_IWRx Wakeup Registers */
  90. #define ANOMALY_05000171 (__SILICON_REVISION__ < 5)
  91. /* DSPID register values incorrect */
  92. #define ANOMALY_05000172 (__SILICON_REVISION__ < 3)
  93. /* DMA vs Core accesses to external memory */
  94. #define ANOMALY_05000173 (__SILICON_REVISION__ < 3)
  95. /* Cache Fill Buffer Data lost */
  96. #define ANOMALY_05000174 (__SILICON_REVISION__ < 5)
  97. /* Overlapping Sequencer and Memory Stalls */
  98. #define ANOMALY_05000175 (__SILICON_REVISION__ < 5)
  99. /* Overflow Bit Asserted when Multiplication of -1 by -1 Followed by Accumulator Saturation */
  100. #define ANOMALY_05000176 (__SILICON_REVISION__ < 5)
  101. /* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */
  102. #define ANOMALY_05000179 (__SILICON_REVISION__ < 5)
  103. /* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */
  104. #define ANOMALY_05000180 (1)
  105. /* Disabling the PPI Resets the PPI Configuration Registers */
  106. #define ANOMALY_05000181 (__SILICON_REVISION__ < 5)
  107. /* Internal Memory DMA Does Not Operate at Full Speed */
  108. #define ANOMALY_05000182 (1)
  109. /* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */
  110. #define ANOMALY_05000184 (__SILICON_REVISION__ < 5)
  111. /* Early PPI Transmit when FS1 Asserts before FS2 in TX Mode with 2 External Frame Syncs */
  112. #define ANOMALY_05000185 (__SILICON_REVISION__ < 5)
  113. /* Upper PPI Pins Driven when PPI Packing Enabled and Data Length >8 Bits */
  114. #define ANOMALY_05000186 (__SILICON_REVISION__ < 5)
  115. /* IMDMA Corrupted Data after a Halt */
  116. #define ANOMALY_05000187 (1)
  117. /* IMDMA Restrictions on Descriptor and Buffer Placement in Memory */
  118. #define ANOMALY_05000188 (__SILICON_REVISION__ < 5)
  119. /* False Protection Exceptions when Speculative Fetch Is Cancelled */
  120. #define ANOMALY_05000189 (__SILICON_REVISION__ < 5)
  121. /* PPI Not Functional at Core Voltage < 1Volt */
  122. #define ANOMALY_05000190 (1)
  123. /* PPI does not invert the Driving PPICLK edge in Transmit Modes */
  124. #define ANOMALY_05000191 (__SILICON_REVISION__ < 3)
  125. /* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */
  126. #define ANOMALY_05000193 (__SILICON_REVISION__ < 5)
  127. /* Restarting SPORT in Specific Modes May Cause Data Corruption */
  128. #define ANOMALY_05000194 (__SILICON_REVISION__ < 5)
  129. /* Failing MMR Accesses when Preceding Memory Read Stalls */
  130. #define ANOMALY_05000198 (__SILICON_REVISION__ < 5)
  131. /* Current DMA Address Shows Wrong Value During Carry Fix */
  132. #define ANOMALY_05000199 (__SILICON_REVISION__ < 5)
  133. /* SPORT TFS and DT Are Incorrectly Driven During Inactive Channels in Certain Conditions */
  134. #define ANOMALY_05000200 (__SILICON_REVISION__ < 5)
  135. /* Possible Infinite Stall with Specific Dual-DAG Situation */
  136. #define ANOMALY_05000202 (__SILICON_REVISION__ < 5)
  137. /* Incorrect Data Read with Writethrough "Allocate Cache Lines on Reads Only" Cache Mode */
  138. #define ANOMALY_05000204 (__SILICON_REVISION__ < 5)
  139. /* Specific Sequence that Can Cause DMA Error or DMA Stopping */
  140. #define ANOMALY_05000205 (__SILICON_REVISION__ < 5)
  141. /* Recovery from "Brown-Out" Condition */
  142. #define ANOMALY_05000207 (__SILICON_REVISION__ < 5)
  143. /* VSTAT Status Bit in PLL_STAT Register Is Not Functional */
  144. #define ANOMALY_05000208 (1)
  145. /* Speed Path in Computational Unit Affects Certain Instructions */
  146. #define ANOMALY_05000209 (__SILICON_REVISION__ < 5)
  147. /* UART TX Interrupt Masked Erroneously */
  148. #define ANOMALY_05000215 (__SILICON_REVISION__ < 5)
  149. /* NMI Event at Boot Time Results in Unpredictable State */
  150. #define ANOMALY_05000219 (__SILICON_REVISION__ < 5)
  151. /* Data Corruption/Core Hang with L2/L3 Configured in Writeback Cache Mode */
  152. #define ANOMALY_05000220 (__SILICON_REVISION__ < 4)
  153. /* Incorrect Pulse-Width of UART Start Bit */
  154. #define ANOMALY_05000225 (__SILICON_REVISION__ < 5)
  155. /* Scratchpad Memory Bank Reads May Return Incorrect Data */
  156. #define ANOMALY_05000227 (__SILICON_REVISION__ < 5)
  157. /* UART Receiver is Less Robust Against Baudrate Differences in Certain Conditions */
  158. #define ANOMALY_05000230 (__SILICON_REVISION__ < 5)
  159. /* UART STB Bit Incorrectly Affects Receiver Setting */
  160. #define ANOMALY_05000231 (__SILICON_REVISION__ < 5)
  161. /* SPORT Data Transmit Lines Are Incorrectly Driven in Multichannel Mode */
  162. #define ANOMALY_05000232 (__SILICON_REVISION__ < 5)
  163. /* DF Bit in PLL_CTL Register Does Not Respond to Hardware Reset */
  164. #define ANOMALY_05000242 (__SILICON_REVISION__ < 5)
  165. /* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */
  166. #define ANOMALY_05000244 (__SILICON_REVISION__ < 5)
  167. /* False Hardware Error from an Access in the Shadow of a Conditional Branch */
  168. #define ANOMALY_05000245 (__SILICON_REVISION__ < 5)
  169. /* TESTSET Operation Forces Stall on the Other Core */
  170. #define ANOMALY_05000248 (__SILICON_REVISION__ < 5)
  171. /* Incorrect Bit Shift of Data Word in Multichannel (TDM) Mode in Certain Conditions */
  172. #define ANOMALY_05000250 (__SILICON_REVISION__ > 2 && __SILICON_REVISION__ < 5)
  173. /* Exception Not Generated for MMR Accesses in Reserved Region */
  174. #define ANOMALY_05000251 (__SILICON_REVISION__ < 5)
  175. /* Maximum External Clock Speed for Timers */
  176. #define ANOMALY_05000253 (__SILICON_REVISION__ < 5)
  177. /* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
  178. #define ANOMALY_05000254 (__SILICON_REVISION__ > 3)
  179. /* Interrupt/Exception During Short Hardware Loop May Cause Bad Instruction Fetches */
  180. #define ANOMALY_05000257 (__SILICON_REVISION__ < 5)
  181. /* Instruction Cache Is Corrupted When Bits 9 and 12 of the ICPLB Data Registers Differ */
  182. #define ANOMALY_05000258 (__SILICON_REVISION__ < 5)
  183. /* ICPLB_STATUS MMR Register May Be Corrupted */
  184. #define ANOMALY_05000260 (__SILICON_REVISION__ < 5)
  185. /* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */
  186. #define ANOMALY_05000261 (__SILICON_REVISION__ < 5)
  187. /* Stores To Data Cache May Be Lost */
  188. #define ANOMALY_05000262 (__SILICON_REVISION__ < 5)
  189. /* Hardware Loop Corrupted When Taking an ICPLB Exception */
  190. #define ANOMALY_05000263 (__SILICON_REVISION__ < 5)
  191. /* CSYNC/SSYNC/IDLE Causes Infinite Stall in Penultimate Instruction in Hardware Loop */
  192. #define ANOMALY_05000264 (__SILICON_REVISION__ < 5)
  193. /* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
  194. #define ANOMALY_05000265 (__SILICON_REVISION__ < 5)
  195. /* IMDMA Destination IRQ Status Must Be Read Prior to Using IMDMA */
  196. #define ANOMALY_05000266 (__SILICON_REVISION__ > 3)
  197. /* IMDMA May Corrupt Data under Certain Conditions */
  198. #define ANOMALY_05000267 (1)
  199. /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Increase */
  200. #define ANOMALY_05000269 (1)
  201. /* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */
  202. #define ANOMALY_05000270 (1)
  203. /* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
  204. #define ANOMALY_05000272 (1)
  205. /* Data Cache Write Back to External Synchronous Memory May Be Lost */
  206. #define ANOMALY_05000274 (1)
  207. /* PPI Timing and Sampling Information Updates */
  208. #define ANOMALY_05000275 (__SILICON_REVISION__ > 2)
  209. /* Timing Requirements Change for External Frame Sync PPI Modes with Non-Zero PPI_DELAY */
  210. #define ANOMALY_05000276 (__SILICON_REVISION__ < 5)
  211. /* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */
  212. #define ANOMALY_05000277 (__SILICON_REVISION__ < 3)
  213. /* Disabling Peripherals with DMA Running May Cause DMA System Instability */
  214. #define ANOMALY_05000278 (__SILICON_REVISION__ < 5)
  215. /* False Hardware Error Exception when ISR Context Is Not Restored */
  216. /* Temporarily walk around for bug 5423 till this issue is confirmed by
  217. * official anomaly document. It looks 05000281 still exists on bf561
  218. * v0.5.
  219. */
  220. #define ANOMALY_05000281 (__SILICON_REVISION__ <= 5)
  221. /* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */
  222. #define ANOMALY_05000283 (1)
  223. /* Reads Will Receive Incorrect Data under Certain Conditions */
  224. #define ANOMALY_05000287 (__SILICON_REVISION__ < 5)
  225. /* SPORTs May Receive Bad Data If FIFOs Fill Up */
  226. #define ANOMALY_05000288 (__SILICON_REVISION__ < 5)
  227. /* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */
  228. #define ANOMALY_05000301 (1)
  229. /* SSYNCs after Writes to DMA MMR Registers May Not Be Handled Correctly */
  230. #define ANOMALY_05000302 (1)
  231. /* SPORT_HYS Bit in PLL_CTL Register Is Not Functional */
  232. #define ANOMALY_05000305 (__SILICON_REVISION__ < 5)
  233. /* SCKELOW Bit Does Not Maintain State Through Hibernate */
  234. #define ANOMALY_05000307 (__SILICON_REVISION__ < 5)
  235. /* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
  236. #define ANOMALY_05000310 (1)
  237. /* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
  238. #define ANOMALY_05000312 (1)
  239. /* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
  240. #define ANOMALY_05000313 (1)
  241. /* Killed System MMR Write Completes Erroneously on Next System MMR Access */
  242. #define ANOMALY_05000315 (1)
  243. /* PF2 Output Remains Asserted after SPI Master Boot */
  244. #define ANOMALY_05000320 (__SILICON_REVISION__ > 3)
  245. /* Erroneous GPIO Flag Pin Operations under Specific Sequences */
  246. #define ANOMALY_05000323 (1)
  247. /* SPORT Secondary Receive Channel Not Functional when Word Length >16 Bits */
  248. #define ANOMALY_05000326 (__SILICON_REVISION__ > 3)
  249. /* 24-Bit SPI Boot Mode Is Not Functional */
  250. #define ANOMALY_05000331 (__SILICON_REVISION__ < 5)
  251. /* Slave SPI Boot Mode Is Not Functional */
  252. #define ANOMALY_05000332 (__SILICON_REVISION__ < 5)
  253. /* Flag Data Register Writes One SCLK Cycle after Edge Is Detected May Clear Interrupt Status */
  254. #define ANOMALY_05000333 (__SILICON_REVISION__ < 5)
  255. /* ALT_TIMING Bit in PLL_CTL Register Is Not Functional */
  256. #define ANOMALY_05000339 (__SILICON_REVISION__ < 5)
  257. /* Memory DMA FIFO Causes Throughput Degradation on Writes to External Memory */
  258. #define ANOMALY_05000343 (__SILICON_REVISION__ < 5)
  259. /* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
  260. #define ANOMALY_05000357 (1)
  261. /* Conflicting Column Address Widths Causes SDRAM Errors */
  262. #define ANOMALY_05000362 (1)
  263. /* UART Break Signal Issues */
  264. #define ANOMALY_05000363 (__SILICON_REVISION__ < 5)
  265. /* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
  266. #define ANOMALY_05000366 (1)
  267. /* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
  268. #define ANOMALY_05000371 (1)
  269. /* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */
  270. #define ANOMALY_05000402 (__SILICON_REVISION__ == 4)
  271. /* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
  272. #define ANOMALY_05000403 (1)
  273. /* TESTSET Instruction Causes Data Corruption with Writeback Data Cache Enabled */
  274. #define ANOMALY_05000412 (1)
  275. /* Speculative Fetches Can Cause Undesired External FIFO Operations */
  276. #define ANOMALY_05000416 (1)
  277. /* Multichannel SPORT Channel Misalignment Under Specific Configuration */
  278. #define ANOMALY_05000425 (1)
  279. /* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
  280. #define ANOMALY_05000426 (1)
  281. /* Lost/Corrupted L2/L3 Memory Write after Speculative L2 Memory Read by Core B */
  282. #define ANOMALY_05000428 (__SILICON_REVISION__ > 3)
  283. /* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
  284. #define ANOMALY_05000443 (1)
  285. /* SCKELOW Feature Is Not Functional */
  286. #define ANOMALY_05000458 (1)
  287. /* False Hardware Error when RETI Points to Invalid Memory */
  288. #define ANOMALY_05000461 (1)
  289. /* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
  290. #define ANOMALY_05000462 (1)
  291. /* Boot Failure When SDRAM Control Signals Toggle Coming Out Of Reset */
  292. #define ANOMALY_05000471 (1)
  293. /* Interrupted 32-Bit SPORT Data Register Access Results In Underflow */
  294. #define ANOMALY_05000473 (1)
  295. /* Possible Lockup Condition whem Modifying PLL from External Memory */
  296. #define ANOMALY_05000475 (1)
  297. /* TESTSET Instruction Cannot Be Interrupted */
  298. #define ANOMALY_05000477 (1)
  299. /* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
  300. #define ANOMALY_05000481 (1)
  301. /* IFLUSH sucks at life */
  302. #define ANOMALY_05000491 (1)
  303. /* Anomalies that don't exist on this proc */
  304. #define ANOMALY_05000119 (0)
  305. #define ANOMALY_05000158 (0)
  306. #define ANOMALY_05000183 (0)
  307. #define ANOMALY_05000233 (0)
  308. #define ANOMALY_05000234 (0)
  309. #define ANOMALY_05000273 (0)
  310. #define ANOMALY_05000311 (0)
  311. #define ANOMALY_05000353 (1)
  312. #define ANOMALY_05000364 (0)
  313. #define ANOMALY_05000380 (0)
  314. #define ANOMALY_05000386 (1)
  315. #define ANOMALY_05000389 (0)
  316. #define ANOMALY_05000400 (0)
  317. #define ANOMALY_05000430 (0)
  318. #define ANOMALY_05000432 (0)
  319. #define ANOMALY_05000435 (0)
  320. #define ANOMALY_05000440 (0)
  321. #define ANOMALY_05000447 (0)
  322. #define ANOMALY_05000448 (0)
  323. #define ANOMALY_05000456 (0)
  324. #define ANOMALY_05000450 (0)
  325. #define ANOMALY_05000465 (0)
  326. #define ANOMALY_05000467 (0)
  327. #define ANOMALY_05000474 (0)
  328. #define ANOMALY_05000485 (0)
  329. #endif