BF538_def.h 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031
  1. /* DO NOT EDIT THIS FILE
  2. * Automatically generated by generate-def-headers.xsl
  3. * DO NOT EDIT THIS FILE
  4. */
  5. #ifndef __BFIN_DEF_ADSP_BF538_proc__
  6. #define __BFIN_DEF_ADSP_BF538_proc__
  7. #include "../mach-common/ADSP-EDN-core_def.h"
  8. #define PLL_CTL 0xFFC00000 /* PLL Control register (16-bit) */
  9. #define PLL_DIV 0xFFC00004 /* PLL Divide Register (16-bit) */
  10. #define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register (16-bit) */
  11. #define PLL_STAT 0xFFC0000C /* PLL Status register (16-bit) */
  12. #define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count register (16-bit) */
  13. #define CHIPID 0xFFC00014
  14. #define SWRST 0xFFC00100 /* Software Reset Register */
  15. #define SYSCR 0xFFC00104 /* System Configuration register */
  16. #define SIC_RVECT 0xFFC00108 /* Interrupt Reset Vector Address Register */
  17. #define SIC_IMASK0 0xFFC0010C /* Interrupt Mask Register 0 */
  18. #define SIC_IMASK1 0xFFC00128 /* Interrupt Mask Register 1 */
  19. #define SIC_ISR0 0xFFC00120 /* Interrupt Status Register 0 */
  20. #define SIC_ISR1 0xFFC0012C /* Interrupt Status Register 1 */
  21. #define SIC_IWR0 0xFFC00124 /* Interrupt Wakeup Register 0 */
  22. #define SIC_IWR1 0xFFC00130 /* Interrupt Wakeup Register 1 */
  23. #define SIC_IAR0 0xFFC00110 /* Interrupt Assignment Register 0 */
  24. #define SIC_IAR1 0xFFC00114 /* Interrupt Assignment Register 1 */
  25. #define SIC_IAR2 0xFFC00118 /* Interrupt Assignment Register 2 */
  26. #define SIC_IAR3 0xFFC0011C /* Interrupt Assignment Register 3 */
  27. #define SIC_IAR4 0xFFC00134 /* Interrupt Assignment Register 4 */
  28. #define SIC_IAR5 0xFFC00138 /* Interrupt Assignment Register 5 */
  29. #define SIC_IAR6 0xFFC0013C /* Interrupt Assignment Register 6 */
  30. #define WDOG_CTL 0xFFC00200 /* Watchdog Control Register */
  31. #define WDOG_CNT 0xFFC00204 /* Watchdog Count Register */
  32. #define WDOG_STAT 0xFFC00208 /* Watchdog Status Register */
  33. #define RTC_STAT 0xFFC00300
  34. #define RTC_ICTL 0xFFC00304
  35. #define RTC_ISTAT 0xFFC00308
  36. #define RTC_SWCNT 0xFFC0030C
  37. #define RTC_ALARM 0xFFC00310
  38. #define RTC_PREN 0xFFC00314
  39. #define UART0_THR 0xFFC00400
  40. #define UART0_RBR 0xFFC00400
  41. #define UART0_DLL 0xFFC00400
  42. #define UART0_DLH 0xFFC00404
  43. #define UART0_IER 0xFFC00404
  44. #define UART0_IIR 0xFFC00408
  45. #define UART0_LCR 0xFFC0040C
  46. #define UART0_MCR 0xFFC00410
  47. #define UART0_LSR 0xFFC00414
  48. #define UART0_SCR 0xFFC0041C
  49. #define UART0_GCTL 0xFFC00424
  50. #define UART1_THR 0xFFC02000
  51. #define UART1_RBR 0xFFC02000
  52. #define UART1_DLL 0xFFC02000
  53. #define UART1_DLH 0xFFC02004
  54. #define UART1_IER 0xFFC02004
  55. #define UART1_IIR 0xFFC02008
  56. #define UART1_LCR 0xFFC0200C
  57. #define UART1_MCR 0xFFC02010
  58. #define UART1_LSR 0xFFC02014
  59. #define UART1_SCR 0xFFC0201C
  60. #define UART1_GCTL 0xFFC02024
  61. #define UART2_THR 0xFFC02100
  62. #define UART2_RBR 0xFFC02100
  63. #define UART2_DLL 0xFFC02100
  64. #define UART2_DLH 0xFFC02104
  65. #define UART2_IER 0xFFC02104
  66. #define UART2_IIR 0xFFC02108
  67. #define UART2_LCR 0xFFC0210C
  68. #define UART2_MCR 0xFFC02110
  69. #define UART2_LSR 0xFFC02114
  70. #define UART2_SCR 0xFFC0211C
  71. #define UART2_GCTL 0xFFC02124
  72. #define SPI0_CTL 0xFFC00500
  73. #define SPI0_FLG 0xFFC00504
  74. #define SPI0_STAT 0xFFC00508
  75. #define SPI0_TDBR 0xFFC0050C
  76. #define SPI0_RDBR 0xFFC00510
  77. #define SPI0_BAUD 0xFFC00514
  78. #define SPI0_SHADOW 0xFFC00518
  79. #define SPI1_CTL 0xFFC02300
  80. #define SPI1_FLG 0xFFC02304
  81. #define SPI1_STAT 0xFFC02308
  82. #define SPI1_TDBR 0xFFC0230C
  83. #define SPI1_RDBR 0xFFC02310
  84. #define SPI1_BAUD 0xFFC02314
  85. #define SPI1_SHADOW 0xFFC02318
  86. #define SPI2_CTL 0xFFC02400
  87. #define SPI2_FLG 0xFFC02404
  88. #define SPI2_STAT 0xFFC02408
  89. #define SPI2_TDBR 0xFFC0240C
  90. #define SPI2_RDBR 0xFFC02410
  91. #define SPI2_BAUD 0xFFC02414
  92. #define SPI2_SHADOW 0xFFC02418
  93. #define TIMER0_CONFIG 0xFFC00600
  94. #define TIMER0_COUNTER 0xFFC00604
  95. #define TIMER0_PERIOD 0xFFC00608
  96. #define TIMER0_WIDTH 0xFFC0060C
  97. #define TIMER1_CONFIG 0xFFC00610
  98. #define TIMER1_COUNTER 0xFFC00614
  99. #define TIMER1_PERIOD 0xFFC00618
  100. #define TIMER1_WIDTH 0xFFC0061C
  101. #define TIMER2_CONFIG 0xFFC00620
  102. #define TIMER2_COUNTER 0xFFC00624
  103. #define TIMER2_PERIOD 0xFFC00628
  104. #define TIMER2_WIDTH 0xFFC0062C
  105. #define TIMER_ENABLE 0xFFC00640
  106. #define TIMER_DISABLE 0xFFC00644
  107. #define TIMER_STATUS 0xFFC00648
  108. #define SPORT0_TCR1 0xFFC00800
  109. #define SPORT0_TCR2 0xFFC00804
  110. #define SPORT0_TCLKDIV 0xFFC00808
  111. #define SPORT0_TFSDIV 0xFFC0080C
  112. #define SPORT0_TX 0xFFC00810
  113. #define SPORT0_RX 0xFFC00818
  114. #define SPORT0_RCR1 0xFFC00820
  115. #define SPORT0_RCR2 0xFFC00824
  116. #define SPORT0_RCLKDIV 0xFFC00828
  117. #define SPORT0_RFSDIV 0xFFC0082C
  118. #define SPORT0_STAT 0xFFC00830
  119. #define SPORT0_CHNL 0xFFC00834
  120. #define SPORT0_MCMC1 0xFFC00838
  121. #define SPORT0_MCMC2 0xFFC0083C
  122. #define SPORT0_MTCS0 0xFFC00840
  123. #define SPORT0_MTCS1 0xFFC00844
  124. #define SPORT0_MTCS2 0xFFC00848
  125. #define SPORT0_MTCS3 0xFFC0084C
  126. #define SPORT0_MRCS0 0xFFC00850
  127. #define SPORT0_MRCS1 0xFFC00854
  128. #define SPORT0_MRCS2 0xFFC00858
  129. #define SPORT0_MRCS3 0xFFC0085C
  130. #define SPORT1_TCR1 0xFFC00900
  131. #define SPORT1_TCR2 0xFFC00904
  132. #define SPORT1_TCLKDIV 0xFFC00908
  133. #define SPORT1_TFSDIV 0xFFC0090C
  134. #define SPORT1_TX 0xFFC00910
  135. #define SPORT1_RX 0xFFC00918
  136. #define SPORT1_RCR1 0xFFC00920
  137. #define SPORT1_RCR2 0xFFC00924
  138. #define SPORT1_RCLKDIV 0xFFC00928
  139. #define SPORT1_RFSDIV 0xFFC0092C
  140. #define SPORT1_STAT 0xFFC00930
  141. #define SPORT1_CHNL 0xFFC00934
  142. #define SPORT1_MCMC1 0xFFC00938
  143. #define SPORT1_MCMC2 0xFFC0093C
  144. #define SPORT1_MTCS0 0xFFC00940
  145. #define SPORT1_MTCS1 0xFFC00944
  146. #define SPORT1_MTCS2 0xFFC00948
  147. #define SPORT1_MTCS3 0xFFC0094C
  148. #define SPORT1_MRCS0 0xFFC00950
  149. #define SPORT1_MRCS1 0xFFC00954
  150. #define SPORT1_MRCS2 0xFFC00958
  151. #define SPORT1_MRCS3 0xFFC0095C
  152. #define SPORT2_TCR1 0xFFC02500
  153. #define SPORT2_TCR2 0xFFC02504
  154. #define SPORT2_TCLKDIV 0xFFC02508
  155. #define SPORT2_TFSDIV 0xFFC0250C
  156. #define SPORT2_TX 0xFFC02510
  157. #define SPORT2_RX 0xFFC02518
  158. #define SPORT2_RCR1 0xFFC02520
  159. #define SPORT2_RCR2 0xFFC02524
  160. #define SPORT2_RCLKDIV 0xFFC02528
  161. #define SPORT2_RFSDIV 0xFFC0252C
  162. #define SPORT2_STAT 0xFFC02530
  163. #define SPORT2_CHNL 0xFFC02534
  164. #define SPORT2_MCMC1 0xFFC02538
  165. #define SPORT2_MCMC2 0xFFC0253C
  166. #define SPORT2_MTCS0 0xFFC02540
  167. #define SPORT2_MTCS1 0xFFC02544
  168. #define SPORT2_MTCS2 0xFFC02548
  169. #define SPORT2_MTCS3 0xFFC0254C
  170. #define SPORT2_MRCS0 0xFFC02550
  171. #define SPORT2_MRCS1 0xFFC02554
  172. #define SPORT2_MRCS2 0xFFC02558
  173. #define SPORT2_MRCS3 0xFFC0255C
  174. #define SPORT3_TCR1 0xFFC02600
  175. #define SPORT3_TCR2 0xFFC02604
  176. #define SPORT3_TCLKDIV 0xFFC02608
  177. #define SPORT3_TFSDIV 0xFFC0260C
  178. #define SPORT3_TX 0xFFC02610
  179. #define SPORT3_RX 0xFFC02618
  180. #define SPORT3_RCR1 0xFFC02620
  181. #define SPORT3_RCR2 0xFFC02624
  182. #define SPORT3_RCLKDIV 0xFFC02628
  183. #define SPORT3_RFSDIV 0xFFC0262C
  184. #define SPORT3_STAT 0xFFC02630
  185. #define SPORT3_CHNL 0xFFC02634
  186. #define SPORT3_MCMC1 0xFFC02638
  187. #define SPORT3_MCMC2 0xFFC0263C
  188. #define SPORT3_MTCS0 0xFFC02640
  189. #define SPORT3_MTCS1 0xFFC02644
  190. #define SPORT3_MTCS2 0xFFC02648
  191. #define SPORT3_MTCS3 0xFFC0264C
  192. #define SPORT3_MRCS0 0xFFC02650
  193. #define SPORT3_MRCS1 0xFFC02654
  194. #define SPORT3_MRCS2 0xFFC02658
  195. #define SPORT3_MRCS3 0xFFC0265C
  196. #define PORTFIO 0xFFC00700
  197. #define PORTFIO_CLEAR 0xFFC00704
  198. #define PORTFIO_SET 0xFFC00708
  199. #define PORTFIO_TOGGLE 0xFFC0070C
  200. #define PORTFIO_MASKA 0xFFC00710
  201. #define PORTFIO_MASKA_CLEAR 0xFFC00714
  202. #define PORTFIO_MASKA_SET 0xFFC00718
  203. #define PORTFIO_MASKA_TOGGLE 0xFFC0071C
  204. #define PORTFIO_MASKB 0xFFC00720
  205. #define PORTFIO_MASKB_CLEAR 0xFFC00724
  206. #define PORTFIO_MASKB_SET 0xFFC00728
  207. #define PORTFIO_MASKB_TOGGLE 0xFFC0072C
  208. #define PORTFIO_DIR 0xFFC00730
  209. #define PORTFIO_POLAR 0xFFC00734
  210. #define PORTFIO_EDGE 0xFFC00738
  211. #define PORTFIO_BOTH 0xFFC0073C
  212. #define PORTFIO_INEN 0xFFC00740
  213. #define PORTCIO_FER 0xFFC01500
  214. #define PORTCIO 0xFFC01510
  215. #define PORTCIO_CLEAR 0xFFC01520
  216. #define PORTCIO_SET 0xFFC01530
  217. #define PORTCIO_TOGGLE 0xFFC01540
  218. #define PORTCIO_DIR 0xFFC01550
  219. #define PORTCIO_INEN 0xFFC01560
  220. #define PORTDIO_FER 0xFFC01504
  221. #define PORTDIO 0xFFC01514
  222. #define PORTDIO_CLEAR 0xFFC01524
  223. #define PORTDIO_SET 0xFFC01534
  224. #define PORTDIO_TOGGLE 0xFFC01544
  225. #define PORTDIO_DIR 0xFFC01554
  226. #define PORTDIO_INEN 0xFFC01564
  227. #define PORTEIO_FER 0xFFC01508
  228. #define PORTEIO 0xFFC01518
  229. #define PORTEIO_CLEAR 0xFFC01528
  230. #define PORTEIO_SET 0xFFC01538
  231. #define PORTEIO_TOGGLE 0xFFC01548
  232. #define PORTEIO_DIR 0xFFC01558
  233. #define PORTEIO_INEN 0xFFC01568
  234. #define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
  235. #define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
  236. #define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
  237. #define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
  238. #define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
  239. #define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
  240. #define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
  241. #define DMA0_TC_PER 0xFFC00B0C /* Traffic Control Periods */
  242. #define DMA0_TC_CNT 0xFFC00B10 /* Traffic Control Current Counts */
  243. #define DMA0_NEXT_DESC_PTR 0xFFC00C00
  244. #define DMA0_START_ADDR 0xFFC00C04
  245. #define DMA0_CONFIG 0xFFC00C08
  246. #define DMA0_X_COUNT 0xFFC00C10
  247. #define DMA0_X_MODIFY 0xFFC00C14
  248. #define DMA0_Y_COUNT 0xFFC00C18
  249. #define DMA0_Y_MODIFY 0xFFC00C1C
  250. #define DMA0_CURR_DESC_PTR 0xFFC00C20
  251. #define DMA0_CURR_ADDR 0xFFC00C24
  252. #define DMA0_IRQ_STATUS 0xFFC00C28
  253. #define DMA0_PERIPHERAL_MAP 0xFFC00C2C
  254. #define DMA0_CURR_X_COUNT 0xFFC00C30
  255. #define DMA0_CURR_Y_COUNT 0xFFC00C38
  256. #define DMA1_NEXT_DESC_PTR 0xFFC00C40
  257. #define DMA1_START_ADDR 0xFFC00C44
  258. #define DMA1_CONFIG 0xFFC00C48
  259. #define DMA1_X_COUNT 0xFFC00C50
  260. #define DMA1_X_MODIFY 0xFFC00C54
  261. #define DMA1_Y_COUNT 0xFFC00C58
  262. #define DMA1_Y_MODIFY 0xFFC00C5C
  263. #define DMA1_CURR_DESC_PTR 0xFFC00C60
  264. #define DMA1_CURR_ADDR 0xFFC00C64
  265. #define DMA1_IRQ_STATUS 0xFFC00C68
  266. #define DMA1_PERIPHERAL_MAP 0xFFC00C6C
  267. #define DMA1_CURR_X_COUNT 0xFFC00C70
  268. #define DMA1_CURR_Y_COUNT 0xFFC00C78
  269. #define DMA2_NEXT_DESC_PTR 0xFFC00C80
  270. #define DMA2_START_ADDR 0xFFC00C84
  271. #define DMA2_CONFIG 0xFFC00C88
  272. #define DMA2_X_COUNT 0xFFC00C90
  273. #define DMA2_X_MODIFY 0xFFC00C94
  274. #define DMA2_Y_COUNT 0xFFC00C98
  275. #define DMA2_Y_MODIFY 0xFFC00C9C
  276. #define DMA2_CURR_DESC_PTR 0xFFC00CA0
  277. #define DMA2_CURR_ADDR 0xFFC00CA4
  278. #define DMA2_IRQ_STATUS 0xFFC00CA8
  279. #define DMA2_PERIPHERAL_MAP 0xFFC00CAC
  280. #define DMA2_CURR_X_COUNT 0xFFC00CB0
  281. #define DMA2_CURR_Y_COUNT 0xFFC00CB8
  282. #define DMA3_NEXT_DESC_PTR 0xFFC00CC0
  283. #define DMA3_START_ADDR 0xFFC00CC4
  284. #define DMA3_CONFIG 0xFFC00CC8
  285. #define DMA3_X_COUNT 0xFFC00CD0
  286. #define DMA3_X_MODIFY 0xFFC00CD4
  287. #define DMA3_Y_COUNT 0xFFC00CD8
  288. #define DMA3_Y_MODIFY 0xFFC00CDC
  289. #define DMA3_CURR_DESC_PTR 0xFFC00CE0
  290. #define DMA3_CURR_ADDR 0xFFC00CE4
  291. #define DMA3_IRQ_STATUS 0xFFC00CE8
  292. #define DMA3_PERIPHERAL_MAP 0xFFC00CEC
  293. #define DMA3_CURR_X_COUNT 0xFFC00CF0
  294. #define DMA3_CURR_Y_COUNT 0xFFC00CF8
  295. #define DMA4_NEXT_DESC_PTR 0xFFC00D00
  296. #define DMA4_START_ADDR 0xFFC00D04
  297. #define DMA4_CONFIG 0xFFC00D08
  298. #define DMA4_X_COUNT 0xFFC00D10
  299. #define DMA4_X_MODIFY 0xFFC00D14
  300. #define DMA4_Y_COUNT 0xFFC00D18
  301. #define DMA4_Y_MODIFY 0xFFC00D1C
  302. #define DMA4_CURR_DESC_PTR 0xFFC00D20
  303. #define DMA4_CURR_ADDR 0xFFC00D24
  304. #define DMA4_IRQ_STATUS 0xFFC00D28
  305. #define DMA4_PERIPHERAL_MAP 0xFFC00D2C
  306. #define DMA4_CURR_X_COUNT 0xFFC00D30
  307. #define DMA4_CURR_Y_COUNT 0xFFC00D38
  308. #define DMA5_NEXT_DESC_PTR 0xFFC00D40
  309. #define DMA5_START_ADDR 0xFFC00D44
  310. #define DMA5_CONFIG 0xFFC00D48
  311. #define DMA5_X_COUNT 0xFFC00D50
  312. #define DMA5_X_MODIFY 0xFFC00D54
  313. #define DMA5_Y_COUNT 0xFFC00D58
  314. #define DMA5_Y_MODIFY 0xFFC00D5C
  315. #define DMA5_CURR_DESC_PTR 0xFFC00D60
  316. #define DMA5_CURR_ADDR 0xFFC00D64
  317. #define DMA5_IRQ_STATUS 0xFFC00D68
  318. #define DMA5_PERIPHERAL_MAP 0xFFC00D6C
  319. #define DMA5_CURR_X_COUNT 0xFFC00D70
  320. #define DMA5_CURR_Y_COUNT 0xFFC00D78
  321. #define DMA6_NEXT_DESC_PTR 0xFFC00D80
  322. #define DMA6_START_ADDR 0xFFC00D84
  323. #define DMA6_CONFIG 0xFFC00D88
  324. #define DMA6_X_COUNT 0xFFC00D90
  325. #define DMA6_X_MODIFY 0xFFC00D94
  326. #define DMA6_Y_COUNT 0xFFC00D98
  327. #define DMA6_Y_MODIFY 0xFFC00D9C
  328. #define DMA6_CURR_DESC_PTR 0xFFC00DA0
  329. #define DMA6_CURR_ADDR 0xFFC00DA4
  330. #define DMA6_IRQ_STATUS 0xFFC00DA8
  331. #define DMA6_PERIPHERAL_MAP 0xFFC00DAC
  332. #define DMA6_CURR_X_COUNT 0xFFC00DB0
  333. #define DMA6_CURR_Y_COUNT 0xFFC00DB8
  334. #define DMA7_NEXT_DESC_PTR 0xFFC00DC0
  335. #define DMA7_START_ADDR 0xFFC00DC4
  336. #define DMA7_CONFIG 0xFFC00DC8
  337. #define DMA7_X_COUNT 0xFFC00DD0
  338. #define DMA7_X_MODIFY 0xFFC00DD4
  339. #define DMA7_Y_COUNT 0xFFC00DD8
  340. #define DMA7_Y_MODIFY 0xFFC00DDC
  341. #define DMA7_CURR_DESC_PTR 0xFFC00DE0
  342. #define DMA7_CURR_ADDR 0xFFC00DE4
  343. #define DMA7_IRQ_STATUS 0xFFC00DE8
  344. #define DMA7_PERIPHERAL_MAP 0xFFC00DEC
  345. #define DMA7_CURR_X_COUNT 0xFFC00DF0
  346. #define DMA7_CURR_Y_COUNT 0xFFC00DF8
  347. #define DMA1_TC_PER 0xFFC01B0C /* Traffic Control Periods */
  348. #define DMA1_TC_CNT 0xFFC01B10 /* Traffic Control Current Counts */
  349. #define DMA8_NEXT_DESC_PTR 0xFFC01C00
  350. #define DMA8_START_ADDR 0xFFC01C04
  351. #define DMA8_CONFIG 0xFFC01C08
  352. #define DMA8_X_COUNT 0xFFC01C10
  353. #define DMA8_X_MODIFY 0xFFC01C14
  354. #define DMA8_Y_COUNT 0xFFC01C18
  355. #define DMA8_Y_MODIFY 0xFFC01C1C
  356. #define DMA8_CURR_DESC_PTR 0xFFC01C20
  357. #define DMA8_CURR_ADDR 0xFFC01C24
  358. #define DMA8_IRQ_STATUS 0xFFC01C28
  359. #define DMA8_PERIPHERAL_MAP 0xFFC01C2C
  360. #define DMA8_CURR_X_COUNT 0xFFC01C30
  361. #define DMA8_CURR_Y_COUNT 0xFFC01C38
  362. #define DMA9_NEXT_DESC_PTR 0xFFC01C40
  363. #define DMA9_START_ADDR 0xFFC01C44
  364. #define DMA9_CONFIG 0xFFC01C48
  365. #define DMA9_X_COUNT 0xFFC01C50
  366. #define DMA9_X_MODIFY 0xFFC01C54
  367. #define DMA9_Y_COUNT 0xFFC01C58
  368. #define DMA9_Y_MODIFY 0xFFC01C5C
  369. #define DMA9_CURR_DESC_PTR 0xFFC01C60
  370. #define DMA9_CURR_ADDR 0xFFC01C64
  371. #define DMA9_IRQ_STATUS 0xFFC01C68
  372. #define DMA9_PERIPHERAL_MAP 0xFFC01C6C
  373. #define DMA9_CURR_X_COUNT 0xFFC01C70
  374. #define DMA9_CURR_Y_COUNT 0xFFC01C78
  375. #define DMA10_NEXT_DESC_PTR 0xFFC01C80
  376. #define DMA10_START_ADDR 0xFFC01C84
  377. #define DMA10_CONFIG 0xFFC01C88
  378. #define DMA10_X_COUNT 0xFFC01C90
  379. #define DMA10_X_MODIFY 0xFFC01C94
  380. #define DMA10_Y_COUNT 0xFFC01C98
  381. #define DMA10_Y_MODIFY 0xFFC01C9C
  382. #define DMA10_CURR_DESC_PTR 0xFFC01CA0
  383. #define DMA10_CURR_ADDR 0xFFC01CA4
  384. #define DMA10_IRQ_STATUS 0xFFC01CA8
  385. #define DMA10_PERIPHERAL_MAP 0xFFC01CAC
  386. #define DMA10_CURR_X_COUNT 0xFFC01CB0
  387. #define DMA10_CURR_Y_COUNT 0xFFC01CB8
  388. #define DMA11_NEXT_DESC_PTR 0xFFC01CC0
  389. #define DMA11_START_ADDR 0xFFC01CC4
  390. #define DMA11_CONFIG 0xFFC01CC8
  391. #define DMA11_X_COUNT 0xFFC01CD0
  392. #define DMA11_X_MODIFY 0xFFC01CD4
  393. #define DMA11_Y_COUNT 0xFFC01CD8
  394. #define DMA11_Y_MODIFY 0xFFC01CDC
  395. #define DMA11_CURR_DESC_PTR 0xFFC01CE0
  396. #define DMA11_CURR_ADDR 0xFFC01CE4
  397. #define DMA11_IRQ_STATUS 0xFFC01CE8
  398. #define DMA11_PERIPHERAL_MAP 0xFFC01CEC
  399. #define DMA11_CURR_X_COUNT 0xFFC01CF0
  400. #define DMA11_CURR_Y_COUNT 0xFFC01CF8
  401. #define DMA12_NEXT_DESC_PTR 0xFFC01D00
  402. #define DMA12_START_ADDR 0xFFC01D04
  403. #define DMA12_CONFIG 0xFFC01D08
  404. #define DMA12_X_COUNT 0xFFC01D10
  405. #define DMA12_X_MODIFY 0xFFC01D14
  406. #define DMA12_Y_COUNT 0xFFC01D18
  407. #define DMA12_Y_MODIFY 0xFFC01D1C
  408. #define DMA12_CURR_DESC_PTR 0xFFC01D20
  409. #define DMA12_CURR_ADDR 0xFFC01D24
  410. #define DMA12_IRQ_STATUS 0xFFC01D28
  411. #define DMA12_PERIPHERAL_MAP 0xFFC01D2C
  412. #define DMA12_CURR_X_COUNT 0xFFC01D30
  413. #define DMA12_CURR_Y_COUNT 0xFFC01D38
  414. #define DMA13_NEXT_DESC_PTR 0xFFC01D40
  415. #define DMA13_START_ADDR 0xFFC01D44
  416. #define DMA13_CONFIG 0xFFC01D48
  417. #define DMA13_X_COUNT 0xFFC01D50
  418. #define DMA13_X_MODIFY 0xFFC01D54
  419. #define DMA13_Y_COUNT 0xFFC01D58
  420. #define DMA13_Y_MODIFY 0xFFC01D5C
  421. #define DMA13_CURR_DESC_PTR 0xFFC01D60
  422. #define DMA13_CURR_ADDR 0xFFC01D64
  423. #define DMA13_IRQ_STATUS 0xFFC01D68
  424. #define DMA13_PERIPHERAL_MAP 0xFFC01D6C
  425. #define DMA13_CURR_X_COUNT 0xFFC01D70
  426. #define DMA13_CURR_Y_COUNT 0xFFC01D78
  427. #define DMA14_NEXT_DESC_PTR 0xFFC01D80
  428. #define DMA14_START_ADDR 0xFFC01D84
  429. #define DMA14_CONFIG 0xFFC01D88
  430. #define DMA14_X_COUNT 0xFFC01D90
  431. #define DMA14_X_MODIFY 0xFFC01D94
  432. #define DMA14_Y_COUNT 0xFFC01D98
  433. #define DMA14_Y_MODIFY 0xFFC01D9C
  434. #define DMA14_CURR_DESC_PTR 0xFFC01DA0
  435. #define DMA14_CURR_ADDR 0xFFC01DA4
  436. #define DMA14_IRQ_STATUS 0xFFC01DA8
  437. #define DMA14_PERIPHERAL_MAP 0xFFC01DAC
  438. #define DMA14_CURR_X_COUNT 0xFFC01DB0
  439. #define DMA14_CURR_Y_COUNT 0xFFC01DB8
  440. #define DMA15_NEXT_DESC_PTR 0xFFC01DC0
  441. #define DMA15_START_ADDR 0xFFC01DC4
  442. #define DMA15_CONFIG 0xFFC01DC8
  443. #define DMA15_X_COUNT 0xFFC01DD0
  444. #define DMA15_X_MODIFY 0xFFC01DD4
  445. #define DMA15_Y_COUNT 0xFFC01DD8
  446. #define DMA15_Y_MODIFY 0xFFC01DDC
  447. #define DMA15_CURR_DESC_PTR 0xFFC01DE0
  448. #define DMA15_CURR_ADDR 0xFFC01DE4
  449. #define DMA15_IRQ_STATUS 0xFFC01DE8
  450. #define DMA15_PERIPHERAL_MAP 0xFFC01DEC
  451. #define DMA15_CURR_X_COUNT 0xFFC01DF0
  452. #define DMA15_CURR_Y_COUNT 0xFFC01DF8
  453. #define DMA16_NEXT_DESC_PTR 0xFFC01E00
  454. #define DMA16_START_ADDR 0xFFC01E04
  455. #define DMA16_CONFIG 0xFFC01E08
  456. #define DMA16_X_COUNT 0xFFC01E10
  457. #define DMA16_X_MODIFY 0xFFC01E14
  458. #define DMA16_Y_COUNT 0xFFC01E18
  459. #define DMA16_Y_MODIFY 0xFFC01E1C
  460. #define DMA16_CURR_DESC_PTR 0xFFC01E20
  461. #define DMA16_CURR_ADDR 0xFFC01E24
  462. #define DMA16_IRQ_STATUS 0xFFC01E28
  463. #define DMA16_PERIPHERAL_MAP 0xFFC01E2C
  464. #define DMA16_CURR_X_COUNT 0xFFC01E30
  465. #define DMA16_CURR_Y_COUNT 0xFFC01E38
  466. #define DMA17_NEXT_DESC_PTR 0xFFC01E40
  467. #define DMA17_START_ADDR 0xFFC01E44
  468. #define DMA17_CONFIG 0xFFC01E48
  469. #define DMA17_X_COUNT 0xFFC01E50
  470. #define DMA17_X_MODIFY 0xFFC01E54
  471. #define DMA17_Y_COUNT 0xFFC01E58
  472. #define DMA17_Y_MODIFY 0xFFC01E5C
  473. #define DMA17_CURR_DESC_PTR 0xFFC01E60
  474. #define DMA17_CURR_ADDR 0xFFC01E64
  475. #define DMA17_IRQ_STATUS 0xFFC01E68
  476. #define DMA17_PERIPHERAL_MAP 0xFFC01E6C
  477. #define DMA17_CURR_X_COUNT 0xFFC01E70
  478. #define DMA17_CURR_Y_COUNT 0xFFC01E78
  479. #define DMA18_NEXT_DESC_PTR 0xFFC01E80
  480. #define DMA18_START_ADDR 0xFFC01E84
  481. #define DMA18_CONFIG 0xFFC01E88
  482. #define DMA18_X_COUNT 0xFFC01E90
  483. #define DMA18_X_MODIFY 0xFFC01E94
  484. #define DMA18_Y_COUNT 0xFFC01E98
  485. #define DMA18_Y_MODIFY 0xFFC01E9C
  486. #define DMA18_CURR_DESC_PTR 0xFFC01EA0
  487. #define DMA18_CURR_ADDR 0xFFC01EA4
  488. #define DMA18_IRQ_STATUS 0xFFC01EA8
  489. #define DMA18_PERIPHERAL_MAP 0xFFC01EAC
  490. #define DMA18_CURR_X_COUNT 0xFFC01EB0
  491. #define DMA18_CURR_Y_COUNT 0xFFC01EB8
  492. #define DMA19_NEXT_DESC_PTR 0xFFC01EC0
  493. #define DMA19_START_ADDR 0xFFC01EC4
  494. #define DMA19_CONFIG 0xFFC01EC8
  495. #define DMA19_X_COUNT 0xFFC01ED0
  496. #define DMA19_X_MODIFY 0xFFC01ED4
  497. #define DMA19_Y_COUNT 0xFFC01ED8
  498. #define DMA19_Y_MODIFY 0xFFC01EDC
  499. #define DMA19_CURR_DESC_PTR 0xFFC01EE0
  500. #define DMA19_CURR_ADDR 0xFFC01EE4
  501. #define DMA19_IRQ_STATUS 0xFFC01EE8
  502. #define DMA19_PERIPHERAL_MAP 0xFFC01EEC
  503. #define DMA19_CURR_X_COUNT 0xFFC01EF0
  504. #define DMA19_CURR_Y_COUNT 0xFFC01EF8
  505. #define MDMA0_D0_NEXT_DESC_PTR 0xFFC00E00
  506. #define MDMA0_D0_START_ADDR 0xFFC00E04
  507. #define MDMA0_D0_CONFIG 0xFFC00E08
  508. #define MDMA0_D0_X_COUNT 0xFFC00E10
  509. #define MDMA0_D0_X_MODIFY 0xFFC00E14
  510. #define MDMA0_D0_Y_COUNT 0xFFC00E18
  511. #define MDMA0_D0_Y_MODIFY 0xFFC00E1C
  512. #define MDMA0_D0_CURR_DESC_PTR 0xFFC00E20
  513. #define MDMA0_D0_CURR_ADDR 0xFFC00E24
  514. #define MDMA0_D0_IRQ_STATUS 0xFFC00E28
  515. #define MDMA0_D0_PERIPHERAL_MAP 0xFFC00E2C
  516. #define MDMA0_D0_CURR_X_COUNT 0xFFC00E30
  517. #define MDMA0_D0_CURR_Y_COUNT 0xFFC00E38
  518. #define MDMA0_S0_NEXT_DESC_PTR 0xFFC00E40
  519. #define MDMA0_S0_START_ADDR 0xFFC00E44
  520. #define MDMA0_S0_CONFIG 0xFFC00E48
  521. #define MDMA0_S0_X_COUNT 0xFFC00E50
  522. #define MDMA0_S0_X_MODIFY 0xFFC00E54
  523. #define MDMA0_S0_Y_COUNT 0xFFC00E58
  524. #define MDMA0_S0_Y_MODIFY 0xFFC00E5C
  525. #define MDMA0_S0_CURR_DESC_PTR 0xFFC00E60
  526. #define MDMA0_S0_CURR_ADDR 0xFFC00E64
  527. #define MDMA0_S0_IRQ_STATUS 0xFFC00E68
  528. #define MDMA0_S0_PERIPHERAL_MAP 0xFFC00E6C
  529. #define MDMA0_S0_CURR_X_COUNT 0xFFC00E70
  530. #define MDMA0_S0_CURR_Y_COUNT 0xFFC00E78
  531. #define MDMA0_D1_NEXT_DESC_PTR 0xFFC00E80
  532. #define MDMA0_D1_START_ADDR 0xFFC00E84
  533. #define MDMA0_D1_CONFIG 0xFFC00E88
  534. #define MDMA0_D1_X_COUNT 0xFFC00E90
  535. #define MDMA0_D1_X_MODIFY 0xFFC00E94
  536. #define MDMA0_D1_Y_COUNT 0xFFC00E98
  537. #define MDMA0_D1_Y_MODIFY 0xFFC00E9C
  538. #define MDMA0_D1_CURR_DESC_PTR 0xFFC00EA0
  539. #define MDMA0_D1_CURR_ADDR 0xFFC00EA4
  540. #define MDMA0_D1_IRQ_STATUS 0xFFC00EA8
  541. #define MDMA0_D1_PERIPHERAL_MAP 0xFFC00EAC
  542. #define MDMA0_D1_CURR_X_COUNT 0xFFC00EB0
  543. #define MDMA0_D1_CURR_Y_COUNT 0xFFC00EB8
  544. #define MDMA0_S1_NEXT_DESC_PTR 0xFFC00EC0
  545. #define MDMA0_S1_START_ADDR 0xFFC00EC4
  546. #define MDMA0_S1_CONFIG 0xFFC00EC8
  547. #define MDMA0_S1_X_COUNT 0xFFC00ED0
  548. #define MDMA0_S1_X_MODIFY 0xFFC00ED4
  549. #define MDMA0_S1_Y_COUNT 0xFFC00ED8
  550. #define MDMA0_S1_Y_MODIFY 0xFFC00EDC
  551. #define MDMA0_S1_CURR_DESC_PTR 0xFFC00EE0
  552. #define MDMA0_S1_CURR_ADDR 0xFFC00EE4
  553. #define MDMA0_S1_IRQ_STATUS 0xFFC00EE8
  554. #define MDMA0_S1_PERIPHERAL_MAP 0xFFC00EEC
  555. #define MDMA0_S1_CURR_X_COUNT 0xFFC00EF0
  556. #define MDMA0_S1_CURR_Y_COUNT 0xFFC00EF8
  557. #define MDMA1_D0_NEXT_DESC_PTR 0xFFC01F00
  558. #define MDMA1_D0_START_ADDR 0xFFC01F04
  559. #define MDMA1_D0_CONFIG 0xFFC01F08
  560. #define MDMA1_D0_X_COUNT 0xFFC01F10
  561. #define MDMA1_D0_X_MODIFY 0xFFC01F14
  562. #define MDMA1_D0_Y_COUNT 0xFFC01F18
  563. #define MDMA1_D0_Y_MODIFY 0xFFC01F1C
  564. #define MDMA1_D0_CURR_DESC_PTR 0xFFC01F20
  565. #define MDMA1_D0_CURR_ADDR 0xFFC01F24
  566. #define MDMA1_D0_IRQ_STATUS 0xFFC01F28
  567. #define MDMA1_D0_PERIPHERAL_MAP 0xFFC01F2C
  568. #define MDMA1_D0_CURR_X_COUNT 0xFFC01F30
  569. #define MDMA1_D0_CURR_Y_COUNT 0xFFC01F38
  570. #define MDMA1_S0_NEXT_DESC_PTR 0xFFC01F40
  571. #define MDMA1_S0_START_ADDR 0xFFC01F44
  572. #define MDMA1_S0_CONFIG 0xFFC01F48
  573. #define MDMA1_S0_X_COUNT 0xFFC01F50
  574. #define MDMA1_S0_X_MODIFY 0xFFC01F54
  575. #define MDMA1_S0_Y_COUNT 0xFFC01F58
  576. #define MDMA1_S0_Y_MODIFY 0xFFC01F5C
  577. #define MDMA1_S0_CURR_DESC_PTR 0xFFC01F60
  578. #define MDMA1_S0_CURR_ADDR 0xFFC01F64
  579. #define MDMA1_S0_IRQ_STATUS 0xFFC01F68
  580. #define MDMA1_S0_PERIPHERAL_MAP 0xFFC01F6C
  581. #define MDMA1_S0_CURR_X_COUNT 0xFFC01F70
  582. #define MDMA1_S0_CURR_Y_COUNT 0xFFC01F78
  583. #define MDMA1_D1_NEXT_DESC_PTR 0xFFC01F80
  584. #define MDMA1_D1_START_ADDR 0xFFC01F84
  585. #define MDMA1_D1_CONFIG 0xFFC01F88
  586. #define MDMA1_D1_X_COUNT 0xFFC01F90
  587. #define MDMA1_D1_X_MODIFY 0xFFC01F94
  588. #define MDMA1_D1_Y_COUNT 0xFFC01F98
  589. #define MDMA1_D1_Y_MODIFY 0xFFC01F9C
  590. #define MDMA1_D1_CURR_DESC_PTR 0xFFC01FA0
  591. #define MDMA1_D1_CURR_ADDR 0xFFC01FA4
  592. #define MDMA1_D1_IRQ_STATUS 0xFFC01FA8
  593. #define MDMA1_D1_PERIPHERAL_MAP 0xFFC01FAC
  594. #define MDMA1_D1_CURR_X_COUNT 0xFFC01FB0
  595. #define MDMA1_D1_CURR_Y_COUNT 0xFFC01FB8
  596. #define MDMA1_S1_NEXT_DESC_PTR 0xFFC01FC0
  597. #define MDMA1_S1_START_ADDR 0xFFC01FC4
  598. #define MDMA1_S1_CONFIG 0xFFC01FC8
  599. #define MDMA1_S1_X_COUNT 0xFFC01FD0
  600. #define MDMA1_S1_X_MODIFY 0xFFC01FD4
  601. #define MDMA1_S1_Y_COUNT 0xFFC01FD8
  602. #define MDMA1_S1_Y_MODIFY 0xFFC01FDC
  603. #define MDMA1_S1_CURR_DESC_PTR 0xFFC01FE0
  604. #define MDMA1_S1_CURR_ADDR 0xFFC01FE4
  605. #define MDMA1_S1_IRQ_STATUS 0xFFC01FE8
  606. #define MDMA1_S1_PERIPHERAL_MAP 0xFFC01FEC
  607. #define MDMA1_S1_CURR_X_COUNT 0xFFC01FF0
  608. #define MDMA1_S1_CURR_Y_COUNT 0xFFC01FF8
  609. #define PPI_CONTROL 0xFFC01000
  610. #define PPI_STATUS 0xFFC01004
  611. #define PPI_DELAY 0xFFC0100C
  612. #define PPI_COUNT 0xFFC01008
  613. #define PPI_FRAME 0xFFC01010
  614. #define TWI0_CLKDIV 0xFFC01400 /* Serial Clock Divider Register */
  615. #define TWI0_CONTROL 0xFFC01404 /* TWIO Master Internal Time Reference Register */
  616. #define TWI0_SLAVE_CTRL 0xFFC01408 /* Slave Mode Control Register */
  617. #define TWI0_SLAVE_STAT 0xFFC0140C /* Slave Mode Status Register */
  618. #define TWI0_SLAVE_ADDR 0xFFC01410 /* Slave Mode Address Register */
  619. #define TWI0_MASTER_CTL 0xFFC01414 /* Master Mode Control Register */
  620. #define TWI0_MASTER_STAT 0xFFC01418 /* Master Mode Status Register */
  621. #define TWI0_MASTER_ADDR 0xFFC0141C /* Master Mode Address Register */
  622. #define TWI0_INT_STAT 0xFFC01420 /* TWIO Master Interrupt Register */
  623. #define TWI0_INT_MASK 0xFFC01424 /* TWIO Master Interrupt Mask Register */
  624. #define TWI0_FIFO_CTL 0xFFC01428 /* FIFO Control Register */
  625. #define TWI0_FIFO_STAT 0xFFC0142C /* FIFO Status Register */
  626. #define TWI0_XMT_DATA8 0xFFC01480 /* FIFO Transmit Data Single Byte Register */
  627. #define TWI0_XMT_DATA16 0xFFC01484 /* FIFO Transmit Data Double Byte Register */
  628. #define TWI0_RCV_DATA8 0xFFC01488 /* FIFO Receive Data Single Byte Register */
  629. #define TWI0_RCV_DATA16 0xFFC0148C /* FIFO Receive Data Double Byte Register */
  630. #define TWI1_CLKDIV 0xFFC02200 /* Serial Clock Divider Register */
  631. #define TWI1_CONTROL 0xFFC02204 /* TWI1 Master Internal Time Reference Register */
  632. #define TWI1_SLAVE_CTRL 0xFFC02208 /* Slave Mode Control Register */
  633. #define TWI1_SLAVE_STAT 0xFFC0220C /* Slave Mode Status Register */
  634. #define TWI1_SLAVE_ADDR 0xFFC02210 /* Slave Mode Address Register */
  635. #define TWI1_MASTER_CTL 0xFFC02214 /* Master Mode Control Register */
  636. #define TWI1_MASTER_STAT 0xFFC02218 /* Master Mode Status Register */
  637. #define TWI1_MASTER_ADDR 0xFFC0221C /* Master Mode Address Register */
  638. #define TWI1_INT_STAT 0xFFC02220 /* TWI1 Master Interrupt Register */
  639. #define TWI1_INT_MASK 0xFFC02224 /* TWI1 Master Interrupt Mask Register */
  640. #define TWI1_FIFO_CTL 0xFFC02228 /* FIFO Control Register */
  641. #define TWI1_FIFO_STAT 0xFFC0222C /* FIFO Status Register */
  642. #define TWI1_XMT_DATA8 0xFFC02280 /* FIFO Transmit Data Single Byte Register */
  643. #define TWI1_XMT_DATA16 0xFFC02284 /* FIFO Transmit Data Double Byte Register */
  644. #define TWI1_RCV_DATA8 0xFFC02288 /* FIFO Receive Data Single Byte Register */
  645. #define TWI1_RCV_DATA16 0xFFC0228C /* FIFO Receive Data Double Byte Register */
  646. #define CAN_MC1 0xFFC02A00 /* Mailbox config reg 1 */
  647. #define CAN_MD1 0xFFC02A04 /* Mailbox direction reg 1 */
  648. #define CAN_TRS1 0xFFC02A08 /* Transmit Request Set reg 1 */
  649. #define CAN_TRR1 0xFFC02A0C /* Transmit Request Reset reg 1 */
  650. #define CAN_TA1 0xFFC02A10 /* Transmit Acknowledge reg 1 */
  651. #define CAN_AA1 0xFFC02A14 /* Transmit Abort Acknowledge reg 1 */
  652. #define CAN_RMP1 0xFFC02A18 /* Receive Message Pending reg 1 */
  653. #define CAN_RML1 0xFFC02A1C /* Receive Message Lost reg 1 */
  654. #define CAN_MBTIF1 0xFFC02A20 /* Mailbox Transmit Interrupt Flag reg 1 */
  655. #define CAN_MBRIF1 0xFFC02A24 /* Mailbox Receive Interrupt Flag reg 1 */
  656. #define CAN_MBIM1 0xFFC02A28 /* Mailbox Interrupt Mask reg 1 */
  657. #define CAN_RFH1 0xFFC02A2C /* Remote Frame Handling reg 1 */
  658. #define CAN_OPSS1 0xFFC02A30 /* Overwrite Protection Single Shot Xmission reg 1 */
  659. #define CAN_MC2 0xFFC02A40 /* Mailbox config reg 2 */
  660. #define CAN_MD2 0xFFC02A44 /* Mailbox direction reg 2 */
  661. #define CAN_TRS2 0xFFC02A48 /* Transmit Request Set reg 2 */
  662. #define CAN_TRR2 0xFFC02A4C /* Transmit Request Reset reg 2 */
  663. #define CAN_TA2 0xFFC02A50 /* Transmit Acknowledge reg 2 */
  664. #define CAN_AA2 0xFFC02A54 /* Transmit Abort Acknowledge reg 2 */
  665. #define CAN_RMP2 0xFFC02A58 /* Receive Message Pending reg 2 */
  666. #define CAN_RML2 0xFFC02A5C /* Receive Message Lost reg 2 */
  667. #define CAN_MBTIF2 0xFFC02A60 /* Mailbox Transmit Interrupt Flag reg 2 */
  668. #define CAN_MBRIF2 0xFFC02A64 /* Mailbox Receive Interrupt Flag reg 2 */
  669. #define CAN_MBIM2 0xFFC02A68 /* Mailbox Interrupt Mask reg 2 */
  670. #define CAN_RFH2 0xFFC02A6C /* Remote Frame Handling reg 2 */
  671. #define CAN_OPSS2 0xFFC02A70 /* Overwrite Protection Single Shot Xmission reg 2 */
  672. #define CAN_CLOCK 0xFFC02A80 /* Bit Timing Configuration register 0 */
  673. #define CAN_TIMING 0xFFC02A84 /* Bit Timing Configuration register 1 */
  674. #define CAN_DEBUG 0xFFC02A88 /* Config register */
  675. #define CAN_STATUS 0xFFC02A8C /* Global Status Register */
  676. #define CAN_CEC 0xFFC02A90 /* Error Counter Register */
  677. #define CAN_GIS 0xFFC02A94 /* Global Interrupt Status Register */
  678. #define CAN_GIM 0xFFC02A98 /* Global Interrupt Mask Register */
  679. #define CAN_GIF 0xFFC02A9C /* Global Interrupt Flag Register */
  680. #define CAN_CONTROL 0xFFC02AA0 /* Master Control Register */
  681. #define CAN_INTR 0xFFC02AA4 /* Interrupt Pending Register */
  682. #define CAN_VERSION 0xFFC02AA8 /* Version Code Register */
  683. #define CAN_MBTD 0xFFC02AAC /* Mailbox Temporary Disable Feature */
  684. #define CAN_EWR 0xFFC02AB0 /* Programmable Warning Level */
  685. #define CAN_ESR 0xFFC02AB4 /* Error Status Register */
  686. #define CAN_UCREG 0xFFC02AC0 /* Universal Counter Register/Capture Register */
  687. #define CAN_UCCNT 0xFFC02AC4 /* Universal Counter */
  688. #define CAN_UCRC 0xFFC02AC8 /* Universal Counter Force Reload Register */
  689. #define CAN_UCCNF 0xFFC02ACC /* Universal Counter Configuration Register */
  690. #define CAN_VERSION2 0xFFC02AD4 /* Version Code Register 2 */
  691. #define CAN_AM00L 0xFFC02B00 /* Mailbox 0 Low Acceptance Mask */
  692. #define CAN_AM00H 0xFFC02B04 /* Mailbox 0 High Acceptance Mask */
  693. #define CAN_AM01L 0xFFC02B08 /* Mailbox 1 Low Acceptance Mask */
  694. #define CAN_AM01H 0xFFC02B0C /* Mailbox 1 High Acceptance Mask */
  695. #define CAN_AM02L 0xFFC02B10 /* Mailbox 2 Low Acceptance Mask */
  696. #define CAN_AM02H 0xFFC02B14 /* Mailbox 2 High Acceptance Mask */
  697. #define CAN_AM03L 0xFFC02B18 /* Mailbox 3 Low Acceptance Mask */
  698. #define CAN_AM03H 0xFFC02B1C /* Mailbox 3 High Acceptance Mask */
  699. #define CAN_AM04L 0xFFC02B20 /* Mailbox 4 Low Acceptance Mask */
  700. #define CAN_AM04H 0xFFC02B24 /* Mailbox 4 High Acceptance Mask */
  701. #define CAN_AM05L 0xFFC02B28 /* Mailbox 5 Low Acceptance Mask */
  702. #define CAN_AM05H 0xFFC02B2C /* Mailbox 5 High Acceptance Mask */
  703. #define CAN_AM06L 0xFFC02B30 /* Mailbox 6 Low Acceptance Mask */
  704. #define CAN_AM06H 0xFFC02B34 /* Mailbox 6 High Acceptance Mask */
  705. #define CAN_AM07L 0xFFC02B38 /* Mailbox 7 Low Acceptance Mask */
  706. #define CAN_AM07H 0xFFC02B3C /* Mailbox 7 High Acceptance Mask */
  707. #define CAN_AM08L 0xFFC02B40 /* Mailbox 8 Low Acceptance Mask */
  708. #define CAN_AM08H 0xFFC02B44 /* Mailbox 8 High Acceptance Mask */
  709. #define CAN_AM09L 0xFFC02B48 /* Mailbox 9 Low Acceptance Mask */
  710. #define CAN_AM09H 0xFFC02B4C /* Mailbox 9 High Acceptance Mask */
  711. #define CAN_AM10L 0xFFC02B50 /* Mailbox 10 Low Acceptance Mask */
  712. #define CAN_AM10H 0xFFC02B54 /* Mailbox 10 High Acceptance Mask */
  713. #define CAN_AM11L 0xFFC02B58 /* Mailbox 11 Low Acceptance Mask */
  714. #define CAN_AM11H 0xFFC02B5C /* Mailbox 11 High Acceptance Mask */
  715. #define CAN_AM12L 0xFFC02B60 /* Mailbox 12 Low Acceptance Mask */
  716. #define CAN_AM12H 0xFFC02B64 /* Mailbox 12 High Acceptance Mask */
  717. #define CAN_AM13L 0xFFC02B68 /* Mailbox 13 Low Acceptance Mask */
  718. #define CAN_AM13H 0xFFC02B6C /* Mailbox 13 High Acceptance Mask */
  719. #define CAN_AM14L 0xFFC02B70 /* Mailbox 14 Low Acceptance Mask */
  720. #define CAN_AM14H 0xFFC02B74 /* Mailbox 14 High Acceptance Mask */
  721. #define CAN_AM15L 0xFFC02B78 /* Mailbox 15 Low Acceptance Mask */
  722. #define CAN_AM15H 0xFFC02B7C /* Mailbox 15 High Acceptance Mask */
  723. #define CAN_AM16L 0xFFC02B80 /* Mailbox 16 Low Acceptance Mask */
  724. #define CAN_AM16H 0xFFC02B84 /* Mailbox 16 High Acceptance Mask */
  725. #define CAN_AM17L 0xFFC02B88 /* Mailbox 17 Low Acceptance Mask */
  726. #define CAN_AM17H 0xFFC02B8C /* Mailbox 17 High Acceptance Mask */
  727. #define CAN_AM18L 0xFFC02B90 /* Mailbox 18 Low Acceptance Mask */
  728. #define CAN_AM18H 0xFFC02B94 /* Mailbox 18 High Acceptance Mask */
  729. #define CAN_AM19L 0xFFC02B98 /* Mailbox 19 Low Acceptance Mask */
  730. #define CAN_AM19H 0xFFC02B9C /* Mailbox 19 High Acceptance Mask */
  731. #define CAN_AM20L 0xFFC02BA0 /* Mailbox 20 Low Acceptance Mask */
  732. #define CAN_AM20H 0xFFC02BA4 /* Mailbox 20 High Acceptance Mask */
  733. #define CAN_AM21L 0xFFC02BA8 /* Mailbox 21 Low Acceptance Mask */
  734. #define CAN_AM21H 0xFFC02BAC /* Mailbox 21 High Acceptance Mask */
  735. #define CAN_AM22L 0xFFC02BB0 /* Mailbox 22 Low Acceptance Mask */
  736. #define CAN_AM22H 0xFFC02BB4 /* Mailbox 22 High Acceptance Mask */
  737. #define CAN_AM23L 0xFFC02BB8 /* Mailbox 23 Low Acceptance Mask */
  738. #define CAN_AM23H 0xFFC02BBC /* Mailbox 23 High Acceptance Mask */
  739. #define CAN_AM24L 0xFFC02BC0 /* Mailbox 24 Low Acceptance Mask */
  740. #define CAN_AM24H 0xFFC02BC4 /* Mailbox 24 High Acceptance Mask */
  741. #define CAN_AM25L 0xFFC02BC8 /* Mailbox 25 Low Acceptance Mask */
  742. #define CAN_AM25H 0xFFC02BCC /* Mailbox 25 High Acceptance Mask */
  743. #define CAN_AM26L 0xFFC02BD0 /* Mailbox 26 Low Acceptance Mask */
  744. #define CAN_AM26H 0xFFC02BD4 /* Mailbox 26 High Acceptance Mask */
  745. #define CAN_AM27L 0xFFC02BD8 /* Mailbox 27 Low Acceptance Mask */
  746. #define CAN_AM27H 0xFFC02BDC /* Mailbox 27 High Acceptance Mask */
  747. #define CAN_AM28L 0xFFC02BE0 /* Mailbox 28 Low Acceptance Mask */
  748. #define CAN_AM28H 0xFFC02BE4 /* Mailbox 28 High Acceptance Mask */
  749. #define CAN_AM29L 0xFFC02BE8 /* Mailbox 29 Low Acceptance Mask */
  750. #define CAN_AM29H 0xFFC02BEC /* Mailbox 29 High Acceptance Mask */
  751. #define CAN_AM30L 0xFFC02BF0 /* Mailbox 30 Low Acceptance Mask */
  752. #define CAN_AM30H 0xFFC02BF4 /* Mailbox 30 High Acceptance Mask */
  753. #define CAN_AM31L 0xFFC02BF8 /* Mailbox 31 Low Acceptance Mask */
  754. #define CAN_AM31H 0xFFC02BFC /* Mailbox 31 High Acceptance Mask */
  755. #define CAN_MB00_DATA0 0xFFC02C00 /* Mailbox 0 Data Word 0 [15:0] Register */
  756. #define CAN_MB00_DATA1 0xFFC02C04 /* Mailbox 0 Data Word 1 [31:16] Register */
  757. #define CAN_MB00_DATA2 0xFFC02C08 /* Mailbox 0 Data Word 2 [47:32] Register */
  758. #define CAN_MB00_DATA3 0xFFC02C0C /* Mailbox 0 Data Word 3 [63:48] Register */
  759. #define CAN_MB00_LENGTH 0xFFC02C10 /* Mailbox 0 Data Length Code Register */
  760. #define CAN_MB00_TIMESTAMP 0xFFC02C14 /* Mailbox 0 Time Stamp Value Register */
  761. #define CAN_MB00_ID0 0xFFC02C18 /* Mailbox 0 Identifier Low Register */
  762. #define CAN_MB00_ID1 0xFFC02C1C /* Mailbox 0 Identifier High Register */
  763. #define CAN_MB01_DATA0 0xFFC02C20 /* Mailbox 1 Data Word 0 [15:0] Register */
  764. #define CAN_MB01_DATA1 0xFFC02C24 /* Mailbox 1 Data Word 1 [31:16] Register */
  765. #define CAN_MB01_DATA2 0xFFC02C28 /* Mailbox 1 Data Word 2 [47:32] Register */
  766. #define CAN_MB01_DATA3 0xFFC02C2C /* Mailbox 1 Data Word 3 [63:48] Register */
  767. #define CAN_MB01_LENGTH 0xFFC02C30 /* Mailbox 1 Data Length Code Register */
  768. #define CAN_MB01_TIMESTAMP 0xFFC02C34 /* Mailbox 1 Time Stamp Value Register */
  769. #define CAN_MB01_ID0 0xFFC02C38 /* Mailbox 1 Identifier Low Register */
  770. #define CAN_MB01_ID1 0xFFC02C3C /* Mailbox 1 Identifier High Register */
  771. #define CAN_MB02_DATA0 0xFFC02C40 /* Mailbox 2 Data Word 0 [15:0] Register */
  772. #define CAN_MB02_DATA1 0xFFC02C44 /* Mailbox 2 Data Word 1 [31:16] Register */
  773. #define CAN_MB02_DATA2 0xFFC02C48 /* Mailbox 2 Data Word 2 [47:32] Register */
  774. #define CAN_MB02_DATA3 0xFFC02C4C /* Mailbox 2 Data Word 3 [63:48] Register */
  775. #define CAN_MB02_LENGTH 0xFFC02C50 /* Mailbox 2 Data Length Code Register */
  776. #define CAN_MB02_TIMESTAMP 0xFFC02C54 /* Mailbox 2 Time Stamp Value Register */
  777. #define CAN_MB02_ID0 0xFFC02C58 /* Mailbox 2 Identifier Low Register */
  778. #define CAN_MB02_ID1 0xFFC02C5C /* Mailbox 2 Identifier High Register */
  779. #define CAN_MB03_DATA0 0xFFC02C60 /* Mailbox 3 Data Word 0 [15:0] Register */
  780. #define CAN_MB03_DATA1 0xFFC02C64 /* Mailbox 3 Data Word 1 [31:16] Register */
  781. #define CAN_MB03_DATA2 0xFFC02C68 /* Mailbox 3 Data Word 2 [47:32] Register */
  782. #define CAN_MB03_DATA3 0xFFC02C6C /* Mailbox 3 Data Word 3 [63:48] Register */
  783. #define CAN_MB03_LENGTH 0xFFC02C70 /* Mailbox 3 Data Length Code Register */
  784. #define CAN_MB03_TIMESTAMP 0xFFC02C74 /* Mailbox 3 Time Stamp Value Register */
  785. #define CAN_MB03_ID0 0xFFC02C78 /* Mailbox 3 Identifier Low Register */
  786. #define CAN_MB03_ID1 0xFFC02C7C /* Mailbox 3 Identifier High Register */
  787. #define CAN_MB04_DATA0 0xFFC02C80 /* Mailbox 4 Data Word 0 [15:0] Register */
  788. #define CAN_MB04_DATA1 0xFFC02C84 /* Mailbox 4 Data Word 1 [31:16] Register */
  789. #define CAN_MB04_DATA2 0xFFC02C88 /* Mailbox 4 Data Word 2 [47:32] Register */
  790. #define CAN_MB04_DATA3 0xFFC02C8C /* Mailbox 4 Data Word 3 [63:48] Register */
  791. #define CAN_MB04_LENGTH 0xFFC02C90 /* Mailbox 4 Data Length Code Register */
  792. #define CAN_MB04_TIMESTAMP 0xFFC02C94 /* Mailbox 4 Time Stamp Value Register */
  793. #define CAN_MB04_ID0 0xFFC02C98 /* Mailbox 4 Identifier Low Register */
  794. #define CAN_MB04_ID1 0xFFC02C9C /* Mailbox 4 Identifier High Register */
  795. #define CAN_MB05_DATA0 0xFFC02CA0 /* Mailbox 5 Data Word 0 [15:0] Register */
  796. #define CAN_MB05_DATA1 0xFFC02CA4 /* Mailbox 5 Data Word 1 [31:16] Register */
  797. #define CAN_MB05_DATA2 0xFFC02CA8 /* Mailbox 5 Data Word 2 [47:32] Register */
  798. #define CAN_MB05_DATA3 0xFFC02CAC /* Mailbox 5 Data Word 3 [63:48] Register */
  799. #define CAN_MB05_LENGTH 0xFFC02CB0 /* Mailbox 5 Data Length Code Register */
  800. #define CAN_MB05_TIMESTAMP 0xFFC02CB4 /* Mailbox 5 Time Stamp Value Register */
  801. #define CAN_MB05_ID0 0xFFC02CB8 /* Mailbox 5 Identifier Low Register */
  802. #define CAN_MB05_ID1 0xFFC02CBC /* Mailbox 5 Identifier High Register */
  803. #define CAN_MB06_DATA0 0xFFC02CC0 /* Mailbox 6 Data Word 0 [15:0] Register */
  804. #define CAN_MB06_DATA1 0xFFC02CC4 /* Mailbox 6 Data Word 1 [31:16] Register */
  805. #define CAN_MB06_DATA2 0xFFC02CC8 /* Mailbox 6 Data Word 2 [47:32] Register */
  806. #define CAN_MB06_DATA3 0xFFC02CCC /* Mailbox 6 Data Word 3 [63:48] Register */
  807. #define CAN_MB06_LENGTH 0xFFC02CD0 /* Mailbox 6 Data Length Code Register */
  808. #define CAN_MB06_TIMESTAMP 0xFFC02CD4 /* Mailbox 6 Time Stamp Value Register */
  809. #define CAN_MB06_ID0 0xFFC02CD8 /* Mailbox 6 Identifier Low Register */
  810. #define CAN_MB06_ID1 0xFFC02CDC /* Mailbox 6 Identifier High Register */
  811. #define CAN_MB07_DATA0 0xFFC02CE0 /* Mailbox 7 Data Word 0 [15:0] Register */
  812. #define CAN_MB07_DATA1 0xFFC02CE4 /* Mailbox 7 Data Word 1 [31:16] Register */
  813. #define CAN_MB07_DATA2 0xFFC02CE8 /* Mailbox 7 Data Word 2 [47:32] Register */
  814. #define CAN_MB07_DATA3 0xFFC02CEC /* Mailbox 7 Data Word 3 [63:48] Register */
  815. #define CAN_MB07_LENGTH 0xFFC02CF0 /* Mailbox 7 Data Length Code Register */
  816. #define CAN_MB07_TIMESTAMP 0xFFC02CF4 /* Mailbox 7 Time Stamp Value Register */
  817. #define CAN_MB07_ID0 0xFFC02CF8 /* Mailbox 7 Identifier Low Register */
  818. #define CAN_MB07_ID1 0xFFC02CFC /* Mailbox 7 Identifier High Register */
  819. #define CAN_MB08_DATA0 0xFFC02D00 /* Mailbox 8 Data Word 0 [15:0] Register */
  820. #define CAN_MB08_DATA1 0xFFC02D04 /* Mailbox 8 Data Word 1 [31:16] Register */
  821. #define CAN_MB08_DATA2 0xFFC02D08 /* Mailbox 8 Data Word 2 [47:32] Register */
  822. #define CAN_MB08_DATA3 0xFFC02D0C /* Mailbox 8 Data Word 3 [63:48] Register */
  823. #define CAN_MB08_LENGTH 0xFFC02D10 /* Mailbox 8 Data Length Code Register */
  824. #define CAN_MB08_TIMESTAMP 0xFFC02D14 /* Mailbox 8 Time Stamp Value Register */
  825. #define CAN_MB08_ID0 0xFFC02D18 /* Mailbox 8 Identifier Low Register */
  826. #define CAN_MB08_ID1 0xFFC02D1C /* Mailbox 8 Identifier High Register */
  827. #define CAN_MB09_DATA0 0xFFC02D20 /* Mailbox 9 Data Word 0 [15:0] Register */
  828. #define CAN_MB09_DATA1 0xFFC02D24 /* Mailbox 9 Data Word 1 [31:16] Register */
  829. #define CAN_MB09_DATA2 0xFFC02D28 /* Mailbox 9 Data Word 2 [47:32] Register */
  830. #define CAN_MB09_DATA3 0xFFC02D2C /* Mailbox 9 Data Word 3 [63:48] Register */
  831. #define CAN_MB09_LENGTH 0xFFC02D30 /* Mailbox 9 Data Length Code Register */
  832. #define CAN_MB09_TIMESTAMP 0xFFC02D34 /* Mailbox 9 Time Stamp Value Register */
  833. #define CAN_MB09_ID0 0xFFC02D38 /* Mailbox 9 Identifier Low Register */
  834. #define CAN_MB09_ID1 0xFFC02D3C /* Mailbox 9 Identifier High Register */
  835. #define CAN_MB10_DATA0 0xFFC02D40 /* Mailbox 10 Data Word 0 [15:0] Register */
  836. #define CAN_MB10_DATA1 0xFFC02D44 /* Mailbox 10 Data Word 1 [31:16] Register */
  837. #define CAN_MB10_DATA2 0xFFC02D48 /* Mailbox 10 Data Word 2 [47:32] Register */
  838. #define CAN_MB10_DATA3 0xFFC02D4C /* Mailbox 10 Data Word 3 [63:48] Register */
  839. #define CAN_MB10_LENGTH 0xFFC02D50 /* Mailbox 10 Data Length Code Register */
  840. #define CAN_MB10_TIMESTAMP 0xFFC02D54 /* Mailbox 10 Time Stamp Value Register */
  841. #define CAN_MB10_ID0 0xFFC02D58 /* Mailbox 10 Identifier Low Register */
  842. #define CAN_MB10_ID1 0xFFC02D5C /* Mailbox 10 Identifier High Register */
  843. #define CAN_MB11_DATA0 0xFFC02D60 /* Mailbox 11 Data Word 0 [15:0] Register */
  844. #define CAN_MB11_DATA1 0xFFC02D64 /* Mailbox 11 Data Word 1 [31:16] Register */
  845. #define CAN_MB11_DATA2 0xFFC02D68 /* Mailbox 11 Data Word 2 [47:32] Register */
  846. #define CAN_MB11_DATA3 0xFFC02D6C /* Mailbox 11 Data Word 3 [63:48] Register */
  847. #define CAN_MB11_LENGTH 0xFFC02D70 /* Mailbox 11 Data Length Code Register */
  848. #define CAN_MB11_TIMESTAMP 0xFFC02D74 /* Mailbox 11 Time Stamp Value Register */
  849. #define CAN_MB11_ID0 0xFFC02D78 /* Mailbox 11 Identifier Low Register */
  850. #define CAN_MB11_ID1 0xFFC02D7C /* Mailbox 11 Identifier High Register */
  851. #define CAN_MB12_DATA0 0xFFC02D80 /* Mailbox 12 Data Word 0 [15:0] Register */
  852. #define CAN_MB12_DATA1 0xFFC02D84 /* Mailbox 12 Data Word 1 [31:16] Register */
  853. #define CAN_MB12_DATA2 0xFFC02D88 /* Mailbox 12 Data Word 2 [47:32] Register */
  854. #define CAN_MB12_DATA3 0xFFC02D8C /* Mailbox 12 Data Word 3 [63:48] Register */
  855. #define CAN_MB12_LENGTH 0xFFC02D90 /* Mailbox 12 Data Length Code Register */
  856. #define CAN_MB12_TIMESTAMP 0xFFC02D94 /* Mailbox 12 Time Stamp Value Register */
  857. #define CAN_MB12_ID0 0xFFC02D98 /* Mailbox 12 Identifier Low Register */
  858. #define CAN_MB12_ID1 0xFFC02D9C /* Mailbox 12 Identifier High Register */
  859. #define CAN_MB13_DATA0 0xFFC02DA0 /* Mailbox 13 Data Word 0 [15:0] Register */
  860. #define CAN_MB13_DATA1 0xFFC02DA4 /* Mailbox 13 Data Word 1 [31:16] Register */
  861. #define CAN_MB13_DATA2 0xFFC02DA8 /* Mailbox 13 Data Word 2 [47:32] Register */
  862. #define CAN_MB13_DATA3 0xFFC02DAC /* Mailbox 13 Data Word 3 [63:48] Register */
  863. #define CAN_MB13_LENGTH 0xFFC02DB0 /* Mailbox 13 Data Length Code Register */
  864. #define CAN_MB13_TIMESTAMP 0xFFC02DB4 /* Mailbox 13 Time Stamp Value Register */
  865. #define CAN_MB13_ID0 0xFFC02DB8 /* Mailbox 13 Identifier Low Register */
  866. #define CAN_MB13_ID1 0xFFC02DBC /* Mailbox 13 Identifier High Register */
  867. #define CAN_MB14_DATA0 0xFFC02DC0 /* Mailbox 14 Data Word 0 [15:0] Register */
  868. #define CAN_MB14_DATA1 0xFFC02DC4 /* Mailbox 14 Data Word 1 [31:16] Register */
  869. #define CAN_MB14_DATA2 0xFFC02DC8 /* Mailbox 14 Data Word 2 [47:32] Register */
  870. #define CAN_MB14_DATA3 0xFFC02DCC /* Mailbox 14 Data Word 3 [63:48] Register */
  871. #define CAN_MB14_LENGTH 0xFFC02DD0 /* Mailbox 14 Data Length Code Register */
  872. #define CAN_MB14_TIMESTAMP 0xFFC02DD4 /* Mailbox 14 Time Stamp Value Register */
  873. #define CAN_MB14_ID0 0xFFC02DD8 /* Mailbox 14 Identifier Low Register */
  874. #define CAN_MB14_ID1 0xFFC02DDC /* Mailbox 14 Identifier High Register */
  875. #define CAN_MB15_DATA0 0xFFC02DE0 /* Mailbox 15 Data Word 0 [15:0] Register */
  876. #define CAN_MB15_DATA1 0xFFC02DE4 /* Mailbox 15 Data Word 1 [31:16] Register */
  877. #define CAN_MB15_DATA2 0xFFC02DE8 /* Mailbox 15 Data Word 2 [47:32] Register */
  878. #define CAN_MB15_DATA3 0xFFC02DEC /* Mailbox 15 Data Word 3 [63:48] Register */
  879. #define CAN_MB15_LENGTH 0xFFC02DF0 /* Mailbox 15 Data Length Code Register */
  880. #define CAN_MB15_TIMESTAMP 0xFFC02DF4 /* Mailbox 15 Time Stamp Value Register */
  881. #define CAN_MB15_ID0 0xFFC02DF8 /* Mailbox 15 Identifier Low Register */
  882. #define CAN_MB15_ID1 0xFFC02DFC /* Mailbox 15 Identifier High Register */
  883. #define CAN_MB16_DATA0 0xFFC02E00 /* Mailbox 16 Data Word 0 [15:0] Register */
  884. #define CAN_MB16_DATA1 0xFFC02E04 /* Mailbox 16 Data Word 1 [31:16] Register */
  885. #define CAN_MB16_DATA2 0xFFC02E08 /* Mailbox 16 Data Word 2 [47:32] Register */
  886. #define CAN_MB16_DATA3 0xFFC02E0C /* Mailbox 16 Data Word 3 [63:48] Register */
  887. #define CAN_MB16_LENGTH 0xFFC02E10 /* Mailbox 16 Data Length Code Register */
  888. #define CAN_MB16_TIMESTAMP 0xFFC02E14 /* Mailbox 16 Time Stamp Value Register */
  889. #define CAN_MB16_ID0 0xFFC02E18 /* Mailbox 16 Identifier Low Register */
  890. #define CAN_MB16_ID1 0xFFC02E1C /* Mailbox 16 Identifier High Register */
  891. #define CAN_MB17_DATA0 0xFFC02E20 /* Mailbox 17 Data Word 0 [15:0] Register */
  892. #define CAN_MB17_DATA1 0xFFC02E24 /* Mailbox 17 Data Word 1 [31:16] Register */
  893. #define CAN_MB17_DATA2 0xFFC02E28 /* Mailbox 17 Data Word 2 [47:32] Register */
  894. #define CAN_MB17_DATA3 0xFFC02E2C /* Mailbox 17 Data Word 3 [63:48] Register */
  895. #define CAN_MB17_LENGTH 0xFFC02E30 /* Mailbox 17 Data Length Code Register */
  896. #define CAN_MB17_TIMESTAMP 0xFFC02E34 /* Mailbox 17 Time Stamp Value Register */
  897. #define CAN_MB17_ID0 0xFFC02E38 /* Mailbox 17 Identifier Low Register */
  898. #define CAN_MB17_ID1 0xFFC02E3C /* Mailbox 17 Identifier High Register */
  899. #define CAN_MB18_DATA0 0xFFC02E40 /* Mailbox 18 Data Word 0 [15:0] Register */
  900. #define CAN_MB18_DATA1 0xFFC02E44 /* Mailbox 18 Data Word 1 [31:16] Register */
  901. #define CAN_MB18_DATA2 0xFFC02E48 /* Mailbox 18 Data Word 2 [47:32] Register */
  902. #define CAN_MB18_DATA3 0xFFC02E4C /* Mailbox 18 Data Word 3 [63:48] Register */
  903. #define CAN_MB18_LENGTH 0xFFC02E50 /* Mailbox 18 Data Length Code Register */
  904. #define CAN_MB18_TIMESTAMP 0xFFC02E54 /* Mailbox 18 Time Stamp Value Register */
  905. #define CAN_MB18_ID0 0xFFC02E58 /* Mailbox 18 Identifier Low Register */
  906. #define CAN_MB18_ID1 0xFFC02E5C /* Mailbox 18 Identifier High Register */
  907. #define CAN_MB19_DATA0 0xFFC02E60 /* Mailbox 19 Data Word 0 [15:0] Register */
  908. #define CAN_MB19_DATA1 0xFFC02E64 /* Mailbox 19 Data Word 1 [31:16] Register */
  909. #define CAN_MB19_DATA2 0xFFC02E68 /* Mailbox 19 Data Word 2 [47:32] Register */
  910. #define CAN_MB19_DATA3 0xFFC02E6C /* Mailbox 19 Data Word 3 [63:48] Register */
  911. #define CAN_MB19_LENGTH 0xFFC02E70 /* Mailbox 19 Data Length Code Register */
  912. #define CAN_MB19_TIMESTAMP 0xFFC02E74 /* Mailbox 19 Time Stamp Value Register */
  913. #define CAN_MB19_ID0 0xFFC02E78 /* Mailbox 19 Identifier Low Register */
  914. #define CAN_MB19_ID1 0xFFC02E7C /* Mailbox 19 Identifier High Register */
  915. #define CAN_MB20_DATA0 0xFFC02E80 /* Mailbox 20 Data Word 0 [15:0] Register */
  916. #define CAN_MB20_DATA1 0xFFC02E84 /* Mailbox 20 Data Word 1 [31:16] Register */
  917. #define CAN_MB20_DATA2 0xFFC02E88 /* Mailbox 20 Data Word 2 [47:32] Register */
  918. #define CAN_MB20_DATA3 0xFFC02E8C /* Mailbox 20 Data Word 3 [63:48] Register */
  919. #define CAN_MB20_LENGTH 0xFFC02E90 /* Mailbox 20 Data Length Code Register */
  920. #define CAN_MB20_TIMESTAMP 0xFFC02E94 /* Mailbox 20 Time Stamp Value Register */
  921. #define CAN_MB20_ID0 0xFFC02E98 /* Mailbox 20 Identifier Low Register */
  922. #define CAN_MB20_ID1 0xFFC02E9C /* Mailbox 20 Identifier High Register */
  923. #define CAN_MB21_DATA0 0xFFC02EA0 /* Mailbox 21 Data Word 0 [15:0] Register */
  924. #define CAN_MB21_DATA1 0xFFC02EA4 /* Mailbox 21 Data Word 1 [31:16] Register */
  925. #define CAN_MB21_DATA2 0xFFC02EA8 /* Mailbox 21 Data Word 2 [47:32] Register */
  926. #define CAN_MB21_DATA3 0xFFC02EAC /* Mailbox 21 Data Word 3 [63:48] Register */
  927. #define CAN_MB21_LENGTH 0xFFC02EB0 /* Mailbox 21 Data Length Code Register */
  928. #define CAN_MB21_TIMESTAMP 0xFFC02EB4 /* Mailbox 21 Time Stamp Value Register */
  929. #define CAN_MB21_ID0 0xFFC02EB8 /* Mailbox 21 Identifier Low Register */
  930. #define CAN_MB21_ID1 0xFFC02EBC /* Mailbox 21 Identifier High Register */
  931. #define CAN_MB22_DATA0 0xFFC02EC0 /* Mailbox 22 Data Word 0 [15:0] Register */
  932. #define CAN_MB22_DATA1 0xFFC02EC4 /* Mailbox 22 Data Word 1 [31:16] Register */
  933. #define CAN_MB22_DATA2 0xFFC02EC8 /* Mailbox 22 Data Word 2 [47:32] Register */
  934. #define CAN_MB22_DATA3 0xFFC02ECC /* Mailbox 22 Data Word 3 [63:48] Register */
  935. #define CAN_MB22_LENGTH 0xFFC02ED0 /* Mailbox 22 Data Length Code Register */
  936. #define CAN_MB22_TIMESTAMP 0xFFC02ED4 /* Mailbox 22 Time Stamp Value Register */
  937. #define CAN_MB22_ID0 0xFFC02ED8 /* Mailbox 22 Identifier Low Register */
  938. #define CAN_MB22_ID1 0xFFC02EDC /* Mailbox 22 Identifier High Register */
  939. #define CAN_MB23_DATA0 0xFFC02EE0 /* Mailbox 23 Data Word 0 [15:0] Register */
  940. #define CAN_MB23_DATA1 0xFFC02EE4 /* Mailbox 23 Data Word 1 [31:16] Register */
  941. #define CAN_MB23_DATA2 0xFFC02EE8 /* Mailbox 23 Data Word 2 [47:32] Register */
  942. #define CAN_MB23_DATA3 0xFFC02EEC /* Mailbox 23 Data Word 3 [63:48] Register */
  943. #define CAN_MB23_LENGTH 0xFFC02EF0 /* Mailbox 23 Data Length Code Register */
  944. #define CAN_MB23_TIMESTAMP 0xFFC02EF4 /* Mailbox 23 Time Stamp Value Register */
  945. #define CAN_MB23_ID0 0xFFC02EF8 /* Mailbox 23 Identifier Low Register */
  946. #define CAN_MB23_ID1 0xFFC02EFC /* Mailbox 23 Identifier High Register */
  947. #define CAN_MB24_DATA0 0xFFC02F00 /* Mailbox 24 Data Word 0 [15:0] Register */
  948. #define CAN_MB24_DATA1 0xFFC02F04 /* Mailbox 24 Data Word 1 [31:16] Register */
  949. #define CAN_MB24_DATA2 0xFFC02F08 /* Mailbox 24 Data Word 2 [47:32] Register */
  950. #define CAN_MB24_DATA3 0xFFC02F0C /* Mailbox 24 Data Word 3 [63:48] Register */
  951. #define CAN_MB24_LENGTH 0xFFC02F10 /* Mailbox 24 Data Length Code Register */
  952. #define CAN_MB24_TIMESTAMP 0xFFC02F14 /* Mailbox 24 Time Stamp Value Register */
  953. #define CAN_MB24_ID0 0xFFC02F18 /* Mailbox 24 Identifier Low Register */
  954. #define CAN_MB24_ID1 0xFFC02F1C /* Mailbox 24 Identifier High Register */
  955. #define CAN_MB25_DATA0 0xFFC02F20 /* Mailbox 25 Data Word 0 [15:0] Register */
  956. #define CAN_MB25_DATA1 0xFFC02F24 /* Mailbox 25 Data Word 1 [31:16] Register */
  957. #define CAN_MB25_DATA2 0xFFC02F28 /* Mailbox 25 Data Word 2 [47:32] Register */
  958. #define CAN_MB25_DATA3 0xFFC02F2C /* Mailbox 25 Data Word 3 [63:48] Register */
  959. #define CAN_MB25_LENGTH 0xFFC02F30 /* Mailbox 25 Data Length Code Register */
  960. #define CAN_MB25_TIMESTAMP 0xFFC02F34 /* Mailbox 25 Time Stamp Value Register */
  961. #define CAN_MB25_ID0 0xFFC02F38 /* Mailbox 25 Identifier Low Register */
  962. #define CAN_MB25_ID1 0xFFC02F3C /* Mailbox 25 Identifier High Register */
  963. #define CAN_MB26_DATA0 0xFFC02F40 /* Mailbox 26 Data Word 0 [15:0] Register */
  964. #define CAN_MB26_DATA1 0xFFC02F44 /* Mailbox 26 Data Word 1 [31:16] Register */
  965. #define CAN_MB26_DATA2 0xFFC02F48 /* Mailbox 26 Data Word 2 [47:32] Register */
  966. #define CAN_MB26_DATA3 0xFFC02F4C /* Mailbox 26 Data Word 3 [63:48] Register */
  967. #define CAN_MB26_LENGTH 0xFFC02F50 /* Mailbox 26 Data Length Code Register */
  968. #define CAN_MB26_TIMESTAMP 0xFFC02F54 /* Mailbox 26 Time Stamp Value Register */
  969. #define CAN_MB26_ID0 0xFFC02F58 /* Mailbox 26 Identifier Low Register */
  970. #define CAN_MB26_ID1 0xFFC02F5C /* Mailbox 26 Identifier High Register */
  971. #define CAN_MB27_DATA0 0xFFC02F60 /* Mailbox 27 Data Word 0 [15:0] Register */
  972. #define CAN_MB27_DATA1 0xFFC02F64 /* Mailbox 27 Data Word 1 [31:16] Register */
  973. #define CAN_MB27_DATA2 0xFFC02F68 /* Mailbox 27 Data Word 2 [47:32] Register */
  974. #define CAN_MB27_DATA3 0xFFC02F6C /* Mailbox 27 Data Word 3 [63:48] Register */
  975. #define CAN_MB27_LENGTH 0xFFC02F70 /* Mailbox 27 Data Length Code Register */
  976. #define CAN_MB27_TIMESTAMP 0xFFC02F74 /* Mailbox 27 Time Stamp Value Register */
  977. #define CAN_MB27_ID0 0xFFC02F78 /* Mailbox 27 Identifier Low Register */
  978. #define CAN_MB27_ID1 0xFFC02F7C /* Mailbox 27 Identifier High Register */
  979. #define CAN_MB28_DATA0 0xFFC02F80 /* Mailbox 28 Data Word 0 [15:0] Register */
  980. #define CAN_MB28_DATA1 0xFFC02F84 /* Mailbox 28 Data Word 1 [31:16] Register */
  981. #define CAN_MB28_DATA2 0xFFC02F88 /* Mailbox 28 Data Word 2 [47:32] Register */
  982. #define CAN_MB28_DATA3 0xFFC02F8C /* Mailbox 28 Data Word 3 [63:48] Register */
  983. #define CAN_MB28_LENGTH 0xFFC02F90 /* Mailbox 28 Data Length Code Register */
  984. #define CAN_MB28_TIMESTAMP 0xFFC02F94 /* Mailbox 28 Time Stamp Value Register */
  985. #define CAN_MB28_ID0 0xFFC02F98 /* Mailbox 28 Identifier Low Register */
  986. #define CAN_MB28_ID1 0xFFC02F9C /* Mailbox 28 Identifier High Register */
  987. #define CAN_MB29_DATA0 0xFFC02FA0 /* Mailbox 29 Data Word 0 [15:0] Register */
  988. #define CAN_MB29_DATA1 0xFFC02FA4 /* Mailbox 29 Data Word 1 [31:16] Register */
  989. #define CAN_MB29_DATA2 0xFFC02FA8 /* Mailbox 29 Data Word 2 [47:32] Register */
  990. #define CAN_MB29_DATA3 0xFFC02FAC /* Mailbox 29 Data Word 3 [63:48] Register */
  991. #define CAN_MB29_LENGTH 0xFFC02FB0 /* Mailbox 29 Data Length Code Register */
  992. #define CAN_MB29_TIMESTAMP 0xFFC02FB4 /* Mailbox 29 Time Stamp Value Register */
  993. #define CAN_MB29_ID0 0xFFC02FB8 /* Mailbox 29 Identifier Low Register */
  994. #define CAN_MB29_ID1 0xFFC02FBC /* Mailbox 29 Identifier High Register */
  995. #define CAN_MB30_DATA0 0xFFC02FC0 /* Mailbox 30 Data Word 0 [15:0] Register */
  996. #define CAN_MB30_DATA1 0xFFC02FC4 /* Mailbox 30 Data Word 1 [31:16] Register */
  997. #define CAN_MB30_DATA2 0xFFC02FC8 /* Mailbox 30 Data Word 2 [47:32] Register */
  998. #define CAN_MB30_DATA3 0xFFC02FCC /* Mailbox 30 Data Word 3 [63:48] Register */
  999. #define CAN_MB30_LENGTH 0xFFC02FD0 /* Mailbox 30 Data Length Code Register */
  1000. #define CAN_MB30_TIMESTAMP 0xFFC02FD4 /* Mailbox 30 Time Stamp Value Register */
  1001. #define CAN_MB30_ID0 0xFFC02FD8 /* Mailbox 30 Identifier Low Register */
  1002. #define CAN_MB30_ID1 0xFFC02FDC /* Mailbox 30 Identifier High Register */
  1003. #define CAN_MB31_DATA0 0xFFC02FE0 /* Mailbox 31 Data Word 0 [15:0] Register */
  1004. #define CAN_MB31_DATA1 0xFFC02FE4 /* Mailbox 31 Data Word 1 [31:16] Register */
  1005. #define CAN_MB31_DATA2 0xFFC02FE8 /* Mailbox 31 Data Word 2 [47:32] Register */
  1006. #define CAN_MB31_DATA3 0xFFC02FEC /* Mailbox 31 Data Word 3 [63:48] Register */
  1007. #define CAN_MB31_LENGTH 0xFFC02FF0 /* Mailbox 31 Data Length Code Register */
  1008. #define CAN_MB31_TIMESTAMP 0xFFC02FF4 /* Mailbox 31 Time Stamp Value Register */
  1009. #define CAN_MB31_ID0 0xFFC02FF8 /* Mailbox 31 Identifier Low Register */
  1010. #define CAN_MB31_ID1 0xFFC02FFC /* Mailbox 31 Identifier High Register */
  1011. #define L1_DATA_A_SRAM 0xFF800000 /* 0xFF800000 -> 0xFF803FFF Data Bank A SRAM */
  1012. #define L1_DATA_A_SRAM_SIZE (0xFF803FFF - 0xFF800000 + 1)
  1013. #define L1_DATA_A_SRAM_END (L1_DATA_A_SRAM + L1_DATA_A_SRAM_SIZE)
  1014. #define L1_DATA_B_SRAM 0xFF900000 /* 0xFF900000 -> 0xFF903FFF Data Bank B SRAM */
  1015. #define L1_DATA_B_SRAM_SIZE (0xFF903FFF - 0xFF900000 + 1)
  1016. #define L1_DATA_B_SRAM_END (L1_DATA_B_SRAM + L1_DATA_B_SRAM_SIZE)
  1017. #define L1_INST_SRAM 0xFFA00000 /* 0xFFA00000 -> 0xFFA07FFF Instruction Bank A SRAM */
  1018. #define L1_INST_SRAM_SIZE (0xFFA07FFF - 0xFFA00000 + 1)
  1019. #define L1_INST_SRAM_END (L1_INST_SRAM + L1_INST_SRAM_SIZE)
  1020. #define L1_SRAM_SCRATCH 0xFFB00000 /* 0xFFB00000 -> 0xFFB00FFF Scratchpad SRAM */
  1021. #define L1_SRAM_SCRATCH_SIZE (0xFFB00FFF - 0xFFB00000 + 1)
  1022. #define L1_SRAM_SCRATCH_END (L1_SRAM_SCRATCH + L1_SRAM_SCRATCH_SIZE)
  1023. #define SYSMMR_BASE 0xFFC00000 /* 0xFFC00000 -> 0xFFFFFFFF MMR registers */
  1024. #define SYSMMR_BASE_SIZE (0xFFFFFFFF - 0xFFC00000 + 1)
  1025. #define SYSMMR_BASE_END (SYSMMR_BASE + SYSMMR_BASE_SIZE)
  1026. #endif /* __BFIN_DEF_ADSP_BF538_proc__ */