traps.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. /*
  2. * U-boot - traps.c Routines related to interrupts and exceptions
  3. *
  4. * Copyright (c) 2005-2008 Analog Devices Inc.
  5. *
  6. * This file is based on
  7. * No original Copyright holder listed,
  8. * Probabily original (C) Roman Zippel (assigned DJD, 1999)
  9. *
  10. * Copyright 2003 Metrowerks - for Blackfin
  11. * Copyright 2000-2001 Lineo, Inc. D. Jeff Dionne <jeff@lineo.ca>
  12. * Copyright 1999-2000 D. Jeff Dionne, <jeff@uclinux.org>
  13. *
  14. * (C) Copyright 2000-2004
  15. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  16. *
  17. * Licensed under the GPL-2 or later.
  18. */
  19. #include <common.h>
  20. #include <kgdb.h>
  21. #include <linux/types.h>
  22. #include <asm/traps.h>
  23. #include <asm/cplb.h>
  24. #include <asm/io.h>
  25. #include <asm/mach-common/bits/core.h>
  26. #include <asm/mach-common/bits/mpu.h>
  27. #include <asm/mach-common/bits/trace.h>
  28. #include <asm/deferred.h>
  29. #include "cpu.h"
  30. #ifdef CONFIG_DEBUG_DUMP
  31. # define ENABLE_DUMP 1
  32. #else
  33. # define ENABLE_DUMP 0
  34. #endif
  35. #define trace_buffer_save(x) \
  36. do { \
  37. if (!ENABLE_DUMP) \
  38. break; \
  39. (x) = bfin_read_TBUFCTL(); \
  40. bfin_write_TBUFCTL((x) & ~TBUFEN); \
  41. } while (0)
  42. #define trace_buffer_restore(x) \
  43. do { \
  44. if (!ENABLE_DUMP) \
  45. break; \
  46. bfin_write_TBUFCTL((x)); \
  47. } while (0);
  48. /* The purpose of this map is to provide a mapping of address<->cplb settings
  49. * rather than an exact map of what is actually addressable on the part. This
  50. * map covers all current Blackfin parts. If you try to access an address that
  51. * is in this map but not actually on the part, you won't get an exception and
  52. * reboot, you'll get an external hardware addressing error and reboot. Since
  53. * only the ends matter (you did something wrong and the board reset), the means
  54. * are largely irrelevant.
  55. */
  56. struct memory_map {
  57. uint32_t start, end;
  58. uint32_t data_flags, inst_flags;
  59. };
  60. const struct memory_map const bfin_memory_map[] = {
  61. { /* external memory */
  62. .start = 0x00000000,
  63. .end = 0x20000000,
  64. .data_flags = SDRAM_DGENERIC,
  65. .inst_flags = SDRAM_IGENERIC,
  66. },
  67. { /* async banks */
  68. .start = 0x20000000,
  69. .end = 0x30000000,
  70. .data_flags = SDRAM_EBIU,
  71. .inst_flags = SDRAM_INON_CHBL,
  72. },
  73. { /* everything on chip */
  74. .start = 0xE0000000,
  75. .end = 0xFFFFFFFF,
  76. .data_flags = L1_DMEMORY,
  77. .inst_flags = L1_IMEMORY,
  78. }
  79. };
  80. #ifdef CONFIG_EXCEPTION_DEFER
  81. unsigned int deferred_regs[deferred_regs_last];
  82. #endif
  83. /*
  84. * Handle all exceptions while running in EVT3 or EVT5
  85. */
  86. int trap_c(struct pt_regs *regs, uint32_t level)
  87. {
  88. uint32_t ret = 0;
  89. uint32_t trapnr = (regs->seqstat & EXCAUSE);
  90. unsigned long tflags;
  91. bool data = false;
  92. /*
  93. * Keep the trace buffer so that a miss here points people
  94. * to the right place (their code). Crashes here rarely
  95. * happen. If they do, only the Blackfin maintainer cares.
  96. */
  97. trace_buffer_save(tflags);
  98. switch (trapnr) {
  99. /* 0x26 - Data CPLB Miss */
  100. case VEC_CPLB_M:
  101. if (ANOMALY_05000261) {
  102. static uint32_t last_cplb_fault_retx;
  103. /*
  104. * Work around an anomaly: if we see a new DCPLB fault,
  105. * return without doing anything. Then,
  106. * if we get the same fault again, handle it.
  107. */
  108. if (last_cplb_fault_retx != regs->retx) {
  109. last_cplb_fault_retx = regs->retx;
  110. break;
  111. }
  112. }
  113. data = true;
  114. /* fall through */
  115. /* 0x27 - Instruction CPLB Miss */
  116. case VEC_CPLB_I_M: {
  117. volatile uint32_t *CPLB_ADDR_BASE, *CPLB_DATA_BASE, *CPLB_ADDR, *CPLB_DATA;
  118. uint32_t new_cplb_addr = 0, new_cplb_data = 0;
  119. static size_t last_evicted;
  120. size_t i;
  121. #ifdef CONFIG_EXCEPTION_DEFER
  122. /* This should never happen */
  123. if (level == 5)
  124. bfin_panic(regs);
  125. #endif
  126. new_cplb_addr = (data ? bfin_read_DCPLB_FAULT_ADDR() : bfin_read_ICPLB_FAULT_ADDR()) & ~(4 * 1024 * 1024 - 1);
  127. for (i = 0; i < ARRAY_SIZE(bfin_memory_map); ++i) {
  128. /* if the exception is inside this range, lets use it */
  129. if (new_cplb_addr >= bfin_memory_map[i].start &&
  130. new_cplb_addr < bfin_memory_map[i].end)
  131. break;
  132. }
  133. if (i == ARRAY_SIZE(bfin_memory_map)) {
  134. printf("%cCPLB exception outside of memory map at 0x%p\n",
  135. (data ? 'D' : 'I'), (void *)new_cplb_addr);
  136. bfin_panic(regs);
  137. } else
  138. debug("CPLB addr %p matches map 0x%p - 0x%p\n", new_cplb_addr, bfin_memory_map[i].start, bfin_memory_map[i].end);
  139. new_cplb_data = (data ? bfin_memory_map[i].data_flags : bfin_memory_map[i].inst_flags);
  140. if (data) {
  141. CPLB_ADDR_BASE = (uint32_t *)DCPLB_ADDR0;
  142. CPLB_DATA_BASE = (uint32_t *)DCPLB_DATA0;
  143. } else {
  144. CPLB_ADDR_BASE = (uint32_t *)ICPLB_ADDR0;
  145. CPLB_DATA_BASE = (uint32_t *)ICPLB_DATA0;
  146. }
  147. /* find the next unlocked entry and evict it */
  148. i = last_evicted & 0xF;
  149. debug("last evicted = %i\n", i);
  150. CPLB_DATA = CPLB_DATA_BASE + i;
  151. while (*CPLB_DATA & CPLB_LOCK) {
  152. debug("skipping %i %p - %08X\n", i, CPLB_DATA, *CPLB_DATA);
  153. i = (i + 1) & 0xF; /* wrap around */
  154. CPLB_DATA = CPLB_DATA_BASE + i;
  155. }
  156. CPLB_ADDR = CPLB_ADDR_BASE + i;
  157. debug("evicting entry %i: 0x%p 0x%08X\n", i, *CPLB_ADDR, *CPLB_DATA);
  158. last_evicted = i + 1;
  159. /* need to turn off cplbs whenever we muck with the cplb table */
  160. #if ENDCPLB != ENICPLB
  161. # error cplb enable bit violates my sanity
  162. #endif
  163. uint32_t mem_control = (data ? DMEM_CONTROL : IMEM_CONTROL);
  164. bfin_write32(mem_control, bfin_read32(mem_control) & ~ENDCPLB);
  165. *CPLB_ADDR = new_cplb_addr;
  166. *CPLB_DATA = new_cplb_data;
  167. bfin_write32(mem_control, bfin_read32(mem_control) | ENDCPLB);
  168. SSYNC();
  169. /* dump current table for debugging purposes */
  170. CPLB_ADDR = CPLB_ADDR_BASE;
  171. CPLB_DATA = CPLB_DATA_BASE;
  172. for (i = 0; i < 16; ++i)
  173. debug("%2i 0x%p 0x%08X\n", i, *CPLB_ADDR++, *CPLB_DATA++);
  174. break;
  175. }
  176. #ifdef CONFIG_CMD_KGDB
  177. /* Single step
  178. * if we are in IRQ5, just ignore, otherwise defer, and handle it in kgdb
  179. */
  180. case VEC_STEP:
  181. if (level == 3) {
  182. /* If we just returned from an interrupt, the single step
  183. * event is for the RTI instruction.
  184. */
  185. if (regs->retx == regs->pc)
  186. break;
  187. /* we just return if we are single stepping through IRQ5 */
  188. if (regs->ipend & 0x20)
  189. break;
  190. /* Otherwise, turn single stepping off & fall through,
  191. * which defers to IRQ5
  192. */
  193. regs->syscfg &= ~1;
  194. }
  195. /* fall through */
  196. #endif
  197. default:
  198. #ifdef CONFIG_CMD_KGDB
  199. if (level == 3) {
  200. /* We need to handle this at EVT5, so try again */
  201. bfin_dump(regs);
  202. ret = 1;
  203. break;
  204. }
  205. if (debugger_exception_handler && (*debugger_exception_handler)(regs))
  206. break;
  207. #endif
  208. bfin_panic(regs);
  209. }
  210. trace_buffer_restore(tflags);
  211. return ret;
  212. }
  213. #ifndef CONFIG_KALLSYMS
  214. const char *symbol_lookup(unsigned long addr, unsigned long *caddr)
  215. {
  216. *caddr = addr;
  217. return "N/A";
  218. }
  219. #endif
  220. static void decode_address(char *buf, unsigned long address)
  221. {
  222. unsigned long sym_addr;
  223. void *paddr = (void *)address;
  224. const char *sym = symbol_lookup(address, &sym_addr);
  225. if (sym) {
  226. sprintf(buf, "<0x%p> { %s + 0x%lx }", paddr, sym, address - sym_addr);
  227. return;
  228. }
  229. if (!address)
  230. sprintf(buf, "<0x%p> /* Maybe null pointer? */", paddr);
  231. else if (address >= CONFIG_SYS_MONITOR_BASE &&
  232. address < CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  233. sprintf(buf, "<0x%p> /* somewhere in u-boot */", paddr);
  234. else
  235. sprintf(buf, "<0x%p> /* unknown address */", paddr);
  236. }
  237. static char *strhwerrcause(uint16_t hwerrcause)
  238. {
  239. switch (hwerrcause) {
  240. case 0x02: return "system mmr error";
  241. case 0x03: return "external memory addressing error";
  242. case 0x12: return "performance monitor overflow";
  243. case 0x18: return "raise 5 instruction";
  244. default: return "undef";
  245. }
  246. }
  247. static char *strexcause(uint16_t excause)
  248. {
  249. switch (excause) {
  250. case 0x00 ... 0xf: return "custom exception";
  251. case 0x10: return "single step";
  252. case 0x11: return "trace buffer full";
  253. case 0x21: return "undef inst";
  254. case 0x22: return "illegal inst";
  255. case 0x23: return "dcplb prot violation";
  256. case 0x24: return "misaligned data";
  257. case 0x25: return "unrecoverable event";
  258. case 0x26: return "dcplb miss";
  259. case 0x27: return "multiple dcplb hit";
  260. case 0x28: return "emulation watchpoint";
  261. case 0x2a: return "misaligned inst";
  262. case 0x2b: return "icplb prot violation";
  263. case 0x2c: return "icplb miss";
  264. case 0x2d: return "multiple icplb hit";
  265. case 0x2e: return "illegal use of supervisor resource";
  266. default: return "undef";
  267. }
  268. }
  269. void dump(struct pt_regs *fp)
  270. {
  271. char buf[150];
  272. int i;
  273. uint16_t hwerrcause, excause;
  274. if (!ENABLE_DUMP)
  275. return;
  276. #ifndef CONFIG_CMD_KGDB
  277. /* fp->ipend is normally garbage, so load it ourself */
  278. fp->ipend = bfin_read_IPEND();
  279. #endif
  280. hwerrcause = (fp->seqstat & HWERRCAUSE) >> HWERRCAUSE_P;
  281. excause = (fp->seqstat & EXCAUSE) >> EXCAUSE_P;
  282. printf("SEQUENCER STATUS:\n");
  283. printf(" SEQSTAT: %08lx IPEND: %04lx SYSCFG: %04lx\n",
  284. fp->seqstat, fp->ipend, fp->syscfg);
  285. printf(" HWERRCAUSE: 0x%x: %s\n", hwerrcause, strhwerrcause(hwerrcause));
  286. printf(" EXCAUSE : 0x%x: %s\n", excause, strexcause(excause));
  287. for (i = 6; i <= 15; ++i) {
  288. if (fp->ipend & (1 << i)) {
  289. decode_address(buf, bfin_read32(EVT0 + 4*i));
  290. printf(" physical IVG%i asserted : %s\n", i, buf);
  291. }
  292. }
  293. decode_address(buf, fp->rete);
  294. printf(" RETE: %s\n", buf);
  295. decode_address(buf, fp->retn);
  296. printf(" RETN: %s\n", buf);
  297. decode_address(buf, fp->retx);
  298. printf(" RETX: %s\n", buf);
  299. decode_address(buf, fp->rets);
  300. printf(" RETS: %s\n", buf);
  301. /* we lie and store RETI in "pc" */
  302. decode_address(buf, fp->pc);
  303. printf(" RETI: %s\n", buf);
  304. if (fp->seqstat & EXCAUSE) {
  305. decode_address(buf, bfin_read_DCPLB_FAULT_ADDR());
  306. printf("DCPLB_FAULT_ADDR: %s\n", buf);
  307. decode_address(buf, bfin_read_ICPLB_FAULT_ADDR());
  308. printf("ICPLB_FAULT_ADDR: %s\n", buf);
  309. }
  310. printf("\nPROCESSOR STATE:\n");
  311. printf(" R0 : %08lx R1 : %08lx R2 : %08lx R3 : %08lx\n",
  312. fp->r0, fp->r1, fp->r2, fp->r3);
  313. printf(" R4 : %08lx R5 : %08lx R6 : %08lx R7 : %08lx\n",
  314. fp->r4, fp->r5, fp->r6, fp->r7);
  315. printf(" P0 : %08lx P1 : %08lx P2 : %08lx P3 : %08lx\n",
  316. fp->p0, fp->p1, fp->p2, fp->p3);
  317. printf(" P4 : %08lx P5 : %08lx FP : %08lx SP : %08lx\n",
  318. fp->p4, fp->p5, fp->fp, (unsigned long)fp);
  319. printf(" LB0: %08lx LT0: %08lx LC0: %08lx\n",
  320. fp->lb0, fp->lt0, fp->lc0);
  321. printf(" LB1: %08lx LT1: %08lx LC1: %08lx\n",
  322. fp->lb1, fp->lt1, fp->lc1);
  323. printf(" B0 : %08lx L0 : %08lx M0 : %08lx I0 : %08lx\n",
  324. fp->b0, fp->l0, fp->m0, fp->i0);
  325. printf(" B1 : %08lx L1 : %08lx M1 : %08lx I1 : %08lx\n",
  326. fp->b1, fp->l1, fp->m1, fp->i1);
  327. printf(" B2 : %08lx L2 : %08lx M2 : %08lx I2 : %08lx\n",
  328. fp->b2, fp->l2, fp->m2, fp->i2);
  329. printf(" B3 : %08lx L3 : %08lx M3 : %08lx I3 : %08lx\n",
  330. fp->b3, fp->l3, fp->m3, fp->i3);
  331. printf("A0.w: %08lx A0.x: %08lx A1.w: %08lx A1.x: %08lx\n",
  332. fp->a0w, fp->a0x, fp->a1w, fp->a1x);
  333. printf("USP : %08lx ASTAT: %08lx\n",
  334. fp->usp, fp->astat);
  335. printf("\n");
  336. }
  337. static void _dump_bfin_trace_buffer(void)
  338. {
  339. char buf[150];
  340. int i = 0;
  341. if (!ENABLE_DUMP)
  342. return;
  343. printf("Hardware Trace:\n");
  344. if (bfin_read_TBUFSTAT() & TBUFCNT) {
  345. for (; bfin_read_TBUFSTAT() & TBUFCNT; i++) {
  346. decode_address(buf, bfin_read_TBUF());
  347. printf("%4i Target : %s\n", i, buf);
  348. decode_address(buf, bfin_read_TBUF());
  349. printf(" Source : %s\n", buf);
  350. }
  351. }
  352. }
  353. void dump_bfin_trace_buffer(void)
  354. {
  355. unsigned long tflags;
  356. trace_buffer_save(tflags);
  357. _dump_bfin_trace_buffer();
  358. trace_buffer_restore(tflags);
  359. }
  360. void bfin_dump(struct pt_regs *regs)
  361. {
  362. unsigned long tflags;
  363. trace_buffer_save(tflags);
  364. puts(
  365. "\n"
  366. "\n"
  367. "\n"
  368. "Ack! Something bad happened to the Blackfin!\n"
  369. "\n"
  370. );
  371. dump(regs);
  372. _dump_bfin_trace_buffer();
  373. puts("\n");
  374. trace_buffer_restore(tflags);
  375. }
  376. void bfin_panic(struct pt_regs *regs)
  377. {
  378. unsigned long tflags;
  379. trace_buffer_save(tflags);
  380. bfin_dump(regs);
  381. bfin_reset_or_hang();
  382. }