mmc_host_def.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203
  1. /*
  2. * (C) Copyright 2008
  3. * Texas Instruments, <www.ti.com>
  4. * Syed Mohammed Khasim <khasim@ti.com>
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation's version 2 of
  12. * the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #ifndef MMC_HOST_DEF_H
  25. #define MMC_HOST_DEF_H
  26. /* T2 Register definitions */
  27. #define T2_BASE 0x48002000
  28. typedef struct t2 {
  29. unsigned char res1[0x274]; /* 0x000 */
  30. unsigned int devconf0; /* 0x274 */
  31. unsigned char res2[0x060]; /* 0x278 */
  32. unsigned int devconf1; /* 0x2D8 */
  33. unsigned char res3[0x244]; /* 0x2DC */
  34. unsigned int pbias_lite; /* 0x520 */
  35. } t2_t;
  36. #define MMCSDIO1ADPCLKISEL (1 << 24)
  37. #define MMCSDIO2ADPCLKISEL (1 << 6)
  38. #define EN_MMC1 (1 << 24)
  39. #define EN_MMC2 (1 << 25)
  40. #define EN_MMC3 (1 << 30)
  41. #define PBIASLITEPWRDNZ0 (1 << 1)
  42. #define PBIASSPEEDCTRL0 (1 << 2)
  43. #define PBIASLITEPWRDNZ1 (1 << 9)
  44. /*
  45. * OMAP HSMMC register definitions
  46. */
  47. #define OMAP_HSMMC1_BASE 0x4809C000
  48. #define OMAP_HSMMC2_BASE 0x480B4000
  49. #define OMAP_HSMMC3_BASE 0x480AD000
  50. typedef struct hsmmc {
  51. unsigned char res1[0x10];
  52. unsigned int sysconfig; /* 0x10 */
  53. unsigned int sysstatus; /* 0x14 */
  54. unsigned char res2[0x14];
  55. unsigned int con; /* 0x2C */
  56. unsigned char res3[0xD4];
  57. unsigned int blk; /* 0x104 */
  58. unsigned int arg; /* 0x108 */
  59. unsigned int cmd; /* 0x10C */
  60. unsigned int rsp10; /* 0x110 */
  61. unsigned int rsp32; /* 0x114 */
  62. unsigned int rsp54; /* 0x118 */
  63. unsigned int rsp76; /* 0x11C */
  64. unsigned int data; /* 0x120 */
  65. unsigned int pstate; /* 0x124 */
  66. unsigned int hctl; /* 0x128 */
  67. unsigned int sysctl; /* 0x12C */
  68. unsigned int stat; /* 0x130 */
  69. unsigned int ie; /* 0x134 */
  70. unsigned char res4[0x8];
  71. unsigned int capa; /* 0x140 */
  72. } hsmmc_t;
  73. /*
  74. * OMAP HS MMC Bit definitions
  75. */
  76. #define MMC_SOFTRESET (0x1 << 1)
  77. #define RESETDONE (0x1 << 0)
  78. #define NOOPENDRAIN (0x0 << 0)
  79. #define OPENDRAIN (0x1 << 0)
  80. #define OD (0x1 << 0)
  81. #define INIT_NOINIT (0x0 << 1)
  82. #define INIT_INITSTREAM (0x1 << 1)
  83. #define HR_NOHOSTRESP (0x0 << 2)
  84. #define STR_BLOCK (0x0 << 3)
  85. #define MODE_FUNC (0x0 << 4)
  86. #define DW8_1_4BITMODE (0x0 << 5)
  87. #define MIT_CTO (0x0 << 6)
  88. #define CDP_ACTIVEHIGH (0x0 << 7)
  89. #define WPP_ACTIVEHIGH (0x0 << 8)
  90. #define RESERVED_MASK (0x3 << 9)
  91. #define CTPL_MMC_SD (0x0 << 11)
  92. #define BLEN_512BYTESLEN (0x200 << 0)
  93. #define NBLK_STPCNT (0x0 << 16)
  94. #define DE_DISABLE (0x0 << 0)
  95. #define BCE_DISABLE (0x0 << 1)
  96. #define BCE_ENABLE (0x1 << 1)
  97. #define ACEN_DISABLE (0x0 << 2)
  98. #define DDIR_OFFSET (4)
  99. #define DDIR_MASK (0x1 << 4)
  100. #define DDIR_WRITE (0x0 << 4)
  101. #define DDIR_READ (0x1 << 4)
  102. #define MSBS_SGLEBLK (0x0 << 5)
  103. #define MSBS_MULTIBLK (0x1 << 5)
  104. #define RSP_TYPE_OFFSET (16)
  105. #define RSP_TYPE_MASK (0x3 << 16)
  106. #define RSP_TYPE_NORSP (0x0 << 16)
  107. #define RSP_TYPE_LGHT136 (0x1 << 16)
  108. #define RSP_TYPE_LGHT48 (0x2 << 16)
  109. #define RSP_TYPE_LGHT48B (0x3 << 16)
  110. #define CCCE_NOCHECK (0x0 << 19)
  111. #define CCCE_CHECK (0x1 << 19)
  112. #define CICE_NOCHECK (0x0 << 20)
  113. #define CICE_CHECK (0x1 << 20)
  114. #define DP_OFFSET (21)
  115. #define DP_MASK (0x1 << 21)
  116. #define DP_NO_DATA (0x0 << 21)
  117. #define DP_DATA (0x1 << 21)
  118. #define CMD_TYPE_NORMAL (0x0 << 22)
  119. #define INDEX_OFFSET (24)
  120. #define INDEX_MASK (0x3f << 24)
  121. #define INDEX(i) (i << 24)
  122. #define DATI_MASK (0x1 << 1)
  123. #define DATI_CMDDIS (0x1 << 1)
  124. #define DTW_1_BITMODE (0x0 << 1)
  125. #define DTW_4_BITMODE (0x1 << 1)
  126. #define DTW_8_BITMODE (0x1 << 5) /* CON[DW8]*/
  127. #define SDBP_PWROFF (0x0 << 8)
  128. #define SDBP_PWRON (0x1 << 8)
  129. #define SDVS_1V8 (0x5 << 9)
  130. #define SDVS_3V0 (0x6 << 9)
  131. #define ICE_MASK (0x1 << 0)
  132. #define ICE_STOP (0x0 << 0)
  133. #define ICS_MASK (0x1 << 1)
  134. #define ICS_NOTREADY (0x0 << 1)
  135. #define ICE_OSCILLATE (0x1 << 0)
  136. #define CEN_MASK (0x1 << 2)
  137. #define CEN_DISABLE (0x0 << 2)
  138. #define CEN_ENABLE (0x1 << 2)
  139. #define CLKD_OFFSET (6)
  140. #define CLKD_MASK (0x3FF << 6)
  141. #define DTO_MASK (0xF << 16)
  142. #define DTO_15THDTO (0xE << 16)
  143. #define SOFTRESETALL (0x1 << 24)
  144. #define CC_MASK (0x1 << 0)
  145. #define TC_MASK (0x1 << 1)
  146. #define BWR_MASK (0x1 << 4)
  147. #define BRR_MASK (0x1 << 5)
  148. #define ERRI_MASK (0x1 << 15)
  149. #define IE_CC (0x01 << 0)
  150. #define IE_TC (0x01 << 1)
  151. #define IE_BWR (0x01 << 4)
  152. #define IE_BRR (0x01 << 5)
  153. #define IE_CTO (0x01 << 16)
  154. #define IE_CCRC (0x01 << 17)
  155. #define IE_CEB (0x01 << 18)
  156. #define IE_CIE (0x01 << 19)
  157. #define IE_DTO (0x01 << 20)
  158. #define IE_DCRC (0x01 << 21)
  159. #define IE_DEB (0x01 << 22)
  160. #define IE_CERR (0x01 << 28)
  161. #define IE_BADA (0x01 << 29)
  162. #define VS30_3V0SUP (1 << 25)
  163. #define VS18_1V8SUP (1 << 26)
  164. /* Driver definitions */
  165. #define MMCSD_SECTOR_SIZE 512
  166. #define MMC_CARD 0
  167. #define SD_CARD 1
  168. #define BYTE_MODE 0
  169. #define SECTOR_MODE 1
  170. #define CLK_INITSEQ 0
  171. #define CLK_400KHZ 1
  172. #define CLK_MISC 2
  173. typedef struct {
  174. unsigned int card_type;
  175. unsigned int version;
  176. unsigned int mode;
  177. unsigned int size;
  178. unsigned int RCA;
  179. } mmc_card_data;
  180. #define RSP_TYPE_NONE (RSP_TYPE_NORSP | CCCE_NOCHECK | CICE_NOCHECK)
  181. #define MMC_CMD0 (INDEX(0) | RSP_TYPE_NONE | DP_NO_DATA | DDIR_WRITE)
  182. /* Clock Configurations and Macros */
  183. #define MMC_CLOCK_REFERENCE 96 /* MHz */
  184. #define mmc_reg_out(addr, mask, val)\
  185. writel((readl(addr) & (~(mask))) | ((val) & (mask)), (addr))
  186. int omap_mmc_init(int dev_index);
  187. #endif /* MMC_HOST_DEF_H */