at91_wdt.h 2.1 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667
  1. /*
  2. * [origin: Linux kernel arch/arm/mach-at91/include/mach/at91_wdt.h]
  3. *
  4. * Copyright (C) 2008 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  5. * Copyright (C) 2007 Andrew Victor
  6. * Copyright (C) 2007 Atmel Corporation.
  7. *
  8. * Watchdog Timer (WDT) - System peripherals regsters.
  9. * Based on AT91SAM9261 datasheet revision D.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #ifndef AT91_WDT_H
  17. #define AT91_WDT_H
  18. #ifdef __ASSEMBLY__
  19. #define AT91_ASM_WDT_MR (AT91_WDT_BASE + 0x04)
  20. #else
  21. typedef struct at91_wdt {
  22. u32 cr;
  23. u32 mr;
  24. u32 sr;
  25. } at91_wdt_t;
  26. #endif
  27. #define AT91_WDT_CR_WDRSTT 1
  28. #define AT91_WDT_CR_KEY 0xa5000000 /* KEY Password */
  29. #define AT91_WDT_MR_WDV(x) (x & 0xfff)
  30. #define AT91_WDT_MR_WDFIEN 0x00001000
  31. #define AT91_WDT_MR_WDRSTEN 0x00002000
  32. #define AT91_WDT_MR_WDRPROC 0x00004000
  33. #define AT91_WDT_MR_WDDIS 0x00008000
  34. #define AT91_WDT_MR_WDD(x) ((x & 0xfff) << 16)
  35. #define AT91_WDT_MR_WDDBGHLT 0x10000000
  36. #define AT91_WDT_MR_WDIDLEHLT 0x20000000
  37. #ifdef CONFIG_AT91_LEGACY
  38. #define AT91_WDT_CR (AT91_WDT + 0x00) /* Watchdog Control Register */
  39. #define AT91_WDT_WDRSTT (1 << 0) /* Restart */
  40. #define AT91_WDT_KEY (0xa5 << 24) /* KEY Password */
  41. #define AT91_WDT_MR (AT91_WDT + 0x04) /* Watchdog Mode Register */
  42. #define AT91_WDT_WDV (0xfff << 0) /* Counter Value */
  43. #define AT91_WDT_WDFIEN (1 << 12) /* Fault Interrupt Enable */
  44. #define AT91_WDT_WDRSTEN (1 << 13) /* Reset Processor */
  45. #define AT91_WDT_WDRPROC (1 << 14) /* Timer Restart */
  46. #define AT91_WDT_WDDIS (1 << 15) /* Watchdog Disable */
  47. #define AT91_WDT_WDD (0xfff << 16) /* Delta Value */
  48. #define AT91_WDT_WDDBGHLT (1 << 28) /* Debug Halt */
  49. #define AT91_WDT_WDIDLEHLT (1 << 29) /* Idle Halt */
  50. #define AT91_WDT_SR (AT91_WDT + 0x08) /* Watchdog Status Register */
  51. #define AT91_WDT_WDUNF (1 << 0) /* Watchdog Underflow */
  52. #define AT91_WDT_WDERR (1 << 1) /* Watchdog Error */
  53. #endif /* CONFIG_AT91_LEGACY */
  54. #endif