at91_rstc.h 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869
  1. /*
  2. * [origin: Linux kernel include/asm-arm/arch-at91/at91_rstc.h]
  3. *
  4. * Copyright (C) 2007 Andrew Victor
  5. * Copyright (C) 2007 Atmel Corporation.
  6. *
  7. * Reset Controller (RSTC) - System peripherals regsters.
  8. * Based on AT91SAM9261 datasheet revision D.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #ifndef AT91_RSTC_H
  16. #define AT91_RSTC_H
  17. #define AT91_ASM_RSTC_MR (AT91_RSTC_BASE + 0x08)
  18. #ifndef __ASSEMBLY__
  19. typedef struct at91_rstc {
  20. u32 cr; /* Reset Controller Control Register */
  21. u32 sr; /* Reset Controller Status Register */
  22. u32 mr; /* Reset Controller Mode Register */
  23. } at91_rstc_t;
  24. #endif /* __ASSEMBLY__ */
  25. #define AT91_RSTC_KEY 0xA5000000
  26. #define AT91_RSTC_CR_PROCRST 0x00000001
  27. #define AT91_RSTC_CR_PERRST 0x00000004
  28. #define AT91_RSTC_CR_EXTRST 0x00000008
  29. #define AT91_RSTC_MR_URSTEN 0x00000001
  30. #define AT91_RSTC_MR_URSTIEN 0x00000010
  31. #define AT91_RSTC_MR_ERSTL(x) ((x & 0xf) << 8)
  32. #define AT91_RSTC_MR_ERSTL_MASK 0x0000FF00
  33. #define AT91_RSTC_SR_NRSTL 0x00010000
  34. #ifdef CONFIG_AT91_LEGACY
  35. #define AT91_RSTC_CR (AT91_RSTC + 0x00) /* Reset Controller Control Register */
  36. #define AT91_RSTC_PROCRST (1 << 0) /* Processor Reset */
  37. #define AT91_RSTC_PERRST (1 << 2) /* Peripheral Reset */
  38. #define AT91_RSTC_EXTRST (1 << 3) /* External Reset */
  39. #define AT91_RSTC_SR (AT91_RSTC + 0x04) /* Reset Controller Status Register */
  40. #define AT91_RSTC_URSTS (1 << 0) /* User Reset Status */
  41. #define AT91_RSTC_RSTTYP (7 << 8) /* Reset Type */
  42. #define AT91_RSTC_RSTTYP_GENERAL (0 << 8)
  43. #define AT91_RSTC_RSTTYP_WAKEUP (1 << 8)
  44. #define AT91_RSTC_RSTTYP_WATCHDOG (2 << 8)
  45. #define AT91_RSTC_RSTTYP_SOFTWARE (3 << 8)
  46. #define AT91_RSTC_RSTTYP_USER (4 << 8)
  47. #define AT91_RSTC_NRSTL (1 << 16) /* NRST Pin Level */
  48. #define AT91_RSTC_SRCMP (1 << 17) /* Software Reset Command in Progress */
  49. #define AT91_RSTC_MR (AT91_RSTC + 0x08) /* Reset Controller Mode Register */
  50. #define AT91_RSTC_URSTEN (1 << 0) /* User Reset Enable */
  51. #define AT91_RSTC_URSTIEN (1 << 4) /* User Reset Interrupt Enable */
  52. #define AT91_RSTC_ERSTL (0xf << 8) /* External Reset Length */
  53. #endif /* CONFIG_AT91_LEGACY */
  54. #endif