start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. /*
  2. * armboot - Startup Code for XScale
  3. *
  4. * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
  5. * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
  6. * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
  7. * Copyright (C) 2001 Alex Zuepke <azu@sysgo.de>
  8. * Copyright (C) 2002 Kyle Harris <kharris@nexus-tech.net>
  9. * Copyright (C) 2003 Robert Schwebel <r.schwebel@pengutronix.de>
  10. * Copyright (C) 2003 Kai-Uwe Bloem <kai-uwe.bloem@auerswald.de>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. #include <asm/arch/pxa-regs.h>
  33. .globl _start
  34. _start: b reset
  35. #ifdef CONFIG_PRELOADER
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. ldr pc, _hang
  43. _hang:
  44. .word do_hang
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678
  51. .word 0x12345678 /* now 16*4=64 */
  52. #else
  53. ldr pc, _undefined_instruction
  54. ldr pc, _software_interrupt
  55. ldr pc, _prefetch_abort
  56. ldr pc, _data_abort
  57. ldr pc, _not_used
  58. ldr pc, _irq
  59. ldr pc, _fiq
  60. _undefined_instruction: .word undefined_instruction
  61. _software_interrupt: .word software_interrupt
  62. _prefetch_abort: .word prefetch_abort
  63. _data_abort: .word data_abort
  64. _not_used: .word not_used
  65. _irq: .word irq
  66. _fiq: .word fiq
  67. #endif /* CONFIG_PRELOADER */
  68. .balignl 16,0xdeadbeef
  69. /*
  70. * Startup Code (reset vector)
  71. *
  72. * do important init only if we don't start from RAM!
  73. * - relocate armboot to RAM
  74. * - setup stack
  75. * - jump to second stage
  76. */
  77. .globl _TEXT_BASE
  78. _TEXT_BASE:
  79. .word CONFIG_SYS_TEXT_BASE
  80. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  81. .globl _armboot_start
  82. _armboot_start:
  83. .word _start
  84. #endif
  85. /*
  86. * These are defined in the board-specific linker script.
  87. */
  88. .globl _bss_start
  89. _bss_start:
  90. .word __bss_start
  91. .globl _bss_end
  92. _bss_end:
  93. .word _end
  94. #ifdef CONFIG_USE_IRQ
  95. /* IRQ stack memory (calculated at run-time) */
  96. .globl IRQ_STACK_START
  97. IRQ_STACK_START:
  98. .word 0x0badc0de
  99. /* IRQ stack memory (calculated at run-time) */
  100. .globl FIQ_STACK_START
  101. FIQ_STACK_START:
  102. .word 0x0badc0de
  103. #endif /* CONFIG_USE_IRQ */
  104. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  105. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  106. .globl IRQ_STACK_START_IN
  107. IRQ_STACK_START_IN:
  108. .word 0x0badc0de
  109. .globl _datarel_start
  110. _datarel_start:
  111. .word __datarel_start
  112. .globl _datarelrolocal_start
  113. _datarelrolocal_start:
  114. .word __datarelrolocal_start
  115. .globl _datarellocal_start
  116. _datarellocal_start:
  117. .word __datarellocal_start
  118. .globl _datarelro_start
  119. _datarelro_start:
  120. .word __datarelro_start
  121. .globl _got_start
  122. _got_start:
  123. .word __got_start
  124. .globl _got_end
  125. _got_end:
  126. .word __got_end
  127. /*
  128. * the actual reset code
  129. */
  130. reset:
  131. /*
  132. * set the cpu to SVC32 mode
  133. */
  134. mrs r0,cpsr
  135. bic r0,r0,#0x1f
  136. orr r0,r0,#0xd3
  137. msr cpsr,r0
  138. /*
  139. * we do sys-critical inits only at reboot,
  140. * not when booting from ram!
  141. */
  142. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  143. bl cpu_init_crit
  144. #endif
  145. /* Set stackpointer in internal RAM to call board_init_f */
  146. call_board_init_f:
  147. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  148. ldr r0,=0x00000000
  149. bl board_init_f
  150. /*------------------------------------------------------------------------------*/
  151. /*
  152. * void relocate_code (addr_sp, gd, addr_moni)
  153. *
  154. * This "function" does not return, instead it continues in RAM
  155. * after relocating the monitor code.
  156. *
  157. */
  158. .globl relocate_code
  159. relocate_code:
  160. mov r4, r0 /* save addr_sp */
  161. mov r5, r1 /* save addr of gd */
  162. mov r6, r2 /* save addr of destination */
  163. mov r7, r2 /* save addr of destination */
  164. /* Set up the stack */
  165. stack_setup:
  166. mov sp, r4
  167. adr r0, _start
  168. ldr r2, _TEXT_BASE
  169. ldr r3, _bss_start
  170. sub r2, r3, r2 /* r2 <- size of armboot */
  171. add r2, r0, r2 /* r2 <- source end address */
  172. cmp r0, r6
  173. beq clear_bss
  174. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  175. copy_loop:
  176. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  177. stmia r6!, {r9-r10} /* copy to target address [r1] */
  178. cmp r0, r2 /* until source end address [r2] */
  179. blo copy_loop
  180. #ifndef CONFIG_PRELOADER
  181. /* fix got entries */
  182. ldr r1, _TEXT_BASE /* Text base */
  183. mov r0, r7 /* reloc addr */
  184. ldr r2, _got_start /* addr in Flash */
  185. ldr r3, _got_end /* addr in Flash */
  186. sub r3, r3, r1
  187. add r3, r3, r0
  188. sub r2, r2, r1
  189. add r2, r2, r0
  190. fixloop:
  191. ldr r4, [r2]
  192. sub r4, r4, r1
  193. add r4, r4, r0
  194. str r4, [r2]
  195. add r2, r2, #4
  196. cmp r2, r3
  197. bne fixloop
  198. #endif
  199. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  200. clear_bss:
  201. #ifndef CONFIG_PRELOADER
  202. ldr r0, _bss_start
  203. ldr r1, _bss_end
  204. ldr r3, _TEXT_BASE /* Text base */
  205. mov r4, r7 /* reloc addr */
  206. sub r0, r0, r3
  207. add r0, r0, r4
  208. sub r1, r1, r3
  209. add r1, r1, r4
  210. mov r2, #0x00000000 /* clear */
  211. clbss_l:str r2, [r0] /* clear loop... */
  212. add r0, r0, #4
  213. cmp r0, r1
  214. bne clbss_l
  215. #endif
  216. /*
  217. * We are done. Do not return, instead branch to second part of board
  218. * initialization, now running from RAM.
  219. */
  220. #ifdef CONFIG_ONENAND_IPL
  221. ldr pc, _start_oneboot
  222. _start_oneboot: .word start_oneboot
  223. #else
  224. ldr r0, _TEXT_BASE
  225. ldr r2, _board_init_r
  226. sub r2, r2, r0
  227. add r2, r2, r7 /* position from board_init_r in RAM */
  228. /* setup parameters for board_init_r */
  229. mov r0, r5 /* gd_t */
  230. mov r1, r7 /* dest_addr */
  231. /* jump to it ... */
  232. mov lr, r2
  233. mov pc, lr
  234. _board_init_r: .word board_init_r
  235. #endif
  236. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  237. /****************************************************************************/
  238. /* */
  239. /* the actual reset code */
  240. /* */
  241. /****************************************************************************/
  242. reset:
  243. mrs r0,cpsr /* set the CPU to SVC32 mode */
  244. bic r0,r0,#0x1f /* (superviser mode, M=10011) */
  245. orr r0,r0,#0x13
  246. msr cpsr,r0
  247. /*
  248. * we do sys-critical inits only at reboot,
  249. * not when booting from RAM!
  250. */
  251. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  252. bl cpu_init_crit /* we do sys-critical inits */
  253. #endif /* !CONFIG_SKIP_LOWLEVEL_INIT */
  254. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  255. relocate: /* relocate U-Boot to RAM */
  256. adr r0, _start /* r0 <- current position of code */
  257. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  258. #ifndef CONFIG_PRELOADER
  259. cmp r0, r1 /* don't reloc during debug */
  260. beq stack_setup
  261. #endif
  262. ldr r2, _armboot_start
  263. ldr r3, _bss_start
  264. sub r2, r3, r2 /* r2 <- size of armboot */
  265. add r2, r0, r2 /* r2 <- source end address */
  266. copy_loop:
  267. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  268. stmia r1!, {r3-r10} /* copy to target address [r1] */
  269. cmp r0, r2 /* until source end address [r2] */
  270. blo copy_loop
  271. #endif /* !CONFIG_SKIP_RELOCATE_UBOOT */
  272. /* Set up the stack */
  273. stack_setup:
  274. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  275. #ifdef CONFIG_PRELOADER
  276. sub sp, r0, #128 /* leave 32 words for abort-stack */
  277. #else
  278. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  279. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  280. #ifdef CONFIG_USE_IRQ
  281. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  282. #endif /* CONFIG_USE_IRQ */
  283. sub sp, r0, #12 /* leave 3 words for abort-stack */
  284. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  285. #endif
  286. clear_bss:
  287. ldr r0, _bss_start /* find start of bss segment */
  288. ldr r1, _bss_end /* stop here */
  289. mov r2, #0x00000000 /* clear */
  290. #ifndef CONFIG_PRELOADER
  291. clbss_l:str r2, [r0] /* clear loop... */
  292. add r0, r0, #4
  293. cmp r0, r1
  294. blo clbss_l
  295. #endif
  296. ldr pc, _start_armboot
  297. #ifdef CONFIG_ONENAND_IPL
  298. _start_armboot: .word start_oneboot
  299. #else
  300. _start_armboot: .word start_armboot
  301. #endif
  302. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  303. /****************************************************************************/
  304. /* */
  305. /* CPU_init_critical registers */
  306. /* */
  307. /* - setup important registers */
  308. /* - setup memory timing */
  309. /* */
  310. /****************************************************************************/
  311. /* mk@tbd: Fix this! */
  312. #undef RCSR
  313. #undef ICMR
  314. #undef OSMR3
  315. #undef OSCR
  316. #undef OWER
  317. #undef OIER
  318. #undef CCCR
  319. /* Interrupt-Controller base address */
  320. IC_BASE: .word 0x40d00000
  321. #define ICMR 0x04
  322. /* Reset-Controller */
  323. RST_BASE: .word 0x40f00030
  324. #define RCSR 0x00
  325. /* Operating System Timer */
  326. OSTIMER_BASE: .word 0x40a00000
  327. #define OSMR3 0x0C
  328. #define OSCR 0x10
  329. #define OWER 0x18
  330. #define OIER 0x1C
  331. /* Clock Manager Registers */
  332. #ifdef CONFIG_CPU_MONAHANS
  333. # ifndef CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO
  334. # error "You have to define CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO!!"
  335. # endif /* !CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO */
  336. # ifndef CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO
  337. # define CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO 0x1
  338. # endif /* !CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO */
  339. #else /* !CONFIG_CPU_MONAHANS */
  340. #ifdef CONFIG_SYS_CPUSPEED
  341. CC_BASE: .word 0x41300000
  342. #define CCCR 0x00
  343. cpuspeed: .word CONFIG_SYS_CPUSPEED
  344. #else /* !CONFIG_SYS_CPUSPEED */
  345. #error "You have to define CONFIG_SYS_CPUSPEED!!"
  346. #endif /* CONFIG_SYS_CPUSPEED */
  347. #endif /* CONFIG_CPU_MONAHANS */
  348. /* takes care the CP15 update has taken place */
  349. .macro CPWAIT reg
  350. mrc p15,0,\reg,c2,c0,0
  351. mov \reg,\reg
  352. sub pc,pc,#4
  353. .endm
  354. cpu_init_crit:
  355. /* mask all IRQs */
  356. #ifndef CONFIG_CPU_MONAHANS
  357. ldr r0, IC_BASE
  358. mov r1, #0x00
  359. str r1, [r0, #ICMR]
  360. #else /* CONFIG_CPU_MONAHANS */
  361. /* Step 1 - Enable CP6 permission */
  362. mrc p15, 0, r1, c15, c1, 0 @ read CPAR
  363. orr r1, r1, #0x40
  364. mcr p15, 0, r1, c15, c1, 0
  365. CPWAIT r1
  366. /* Step 2 - Mask ICMR & ICMR2 */
  367. mov r1, #0
  368. mcr p6, 0, r1, c1, c0, 0 @ ICMR
  369. mcr p6, 0, r1, c7, c0, 0 @ ICMR2
  370. /* turn off all clocks but the ones we will definitly require */
  371. ldr r1, =CKENA
  372. ldr r2, =(CKENA_22_FFUART | CKENA_10_SRAM | CKENA_9_SMC | CKENA_8_DMC)
  373. str r2, [r1]
  374. ldr r1, =CKENB
  375. ldr r2, =(CKENB_6_IRQ)
  376. str r2, [r1]
  377. #endif /* !CONFIG_CPU_MONAHANS */
  378. /* set clock speed */
  379. #ifdef CONFIG_CPU_MONAHANS
  380. ldr r0, =ACCR
  381. ldr r1, =(((CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO<<8) & ACCR_XN_MASK) | (CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO & ACCR_XL_MASK))
  382. str r1, [r0]
  383. #else /* !CONFIG_CPU_MONAHANS */
  384. #ifdef CONFIG_SYS_CPUSPEED
  385. ldr r0, CC_BASE
  386. ldr r1, cpuspeed
  387. str r1, [r0, #CCCR]
  388. mov r0, #2
  389. mcr p14, 0, r0, c6, c0, 0
  390. setspeed_done:
  391. #endif /* CONFIG_SYS_CPUSPEED */
  392. #endif /* CONFIG_CPU_MONAHANS */
  393. /*
  394. * before relocating, we have to setup RAM timing
  395. * because memory timing is board-dependend, you will
  396. * find a lowlevel_init.S in your board directory.
  397. */
  398. mov ip, lr
  399. bl lowlevel_init
  400. mov lr, ip
  401. /* Memory interfaces are working. Disable MMU and enable I-cache. */
  402. /* mk: hmm, this is not in the monahans docs, leave it now but
  403. * check here if it doesn't work :-) */
  404. ldr r0, =0x2001 /* enable access to all coproc. */
  405. mcr p15, 0, r0, c15, c1, 0
  406. CPWAIT r0
  407. mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */
  408. CPWAIT r0
  409. mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */
  410. CPWAIT r0
  411. mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */
  412. CPWAIT r0
  413. /* Enable the Icache */
  414. /*
  415. mrc p15, 0, r0, c1, c0, 0
  416. orr r0, r0, #0x1800
  417. mcr p15, 0, r0, c1, c0, 0
  418. CPWAIT
  419. */
  420. mov pc, lr
  421. #ifndef CONFIG_PRELOADER
  422. /****************************************************************************/
  423. /* */
  424. /* Interrupt handling */
  425. /* */
  426. /****************************************************************************/
  427. /* IRQ stack frame */
  428. #define S_FRAME_SIZE 72
  429. #define S_OLD_R0 68
  430. #define S_PSR 64
  431. #define S_PC 60
  432. #define S_LR 56
  433. #define S_SP 52
  434. #define S_IP 48
  435. #define S_FP 44
  436. #define S_R10 40
  437. #define S_R9 36
  438. #define S_R8 32
  439. #define S_R7 28
  440. #define S_R6 24
  441. #define S_R5 20
  442. #define S_R4 16
  443. #define S_R3 12
  444. #define S_R2 8
  445. #define S_R1 4
  446. #define S_R0 0
  447. #define MODE_SVC 0x13
  448. /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
  449. .macro bad_save_user_regs
  450. sub sp, sp, #S_FRAME_SIZE
  451. stmia sp, {r0 - r12} /* Calling r0-r12 */
  452. add r8, sp, #S_PC
  453. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  454. ldr r2, _armboot_start
  455. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  456. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  457. #else
  458. ldr r2, IRQ_STACK_START_IN
  459. #endif
  460. ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
  461. add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
  462. add r5, sp, #S_SP
  463. mov r1, lr
  464. stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
  465. mov r0, sp
  466. .endm
  467. /* use irq_save_user_regs / irq_restore_user_regs for */
  468. /* IRQ/FIQ handling */
  469. .macro irq_save_user_regs
  470. sub sp, sp, #S_FRAME_SIZE
  471. stmia sp, {r0 - r12} /* Calling r0-r12 */
  472. add r8, sp, #S_PC
  473. stmdb r8, {sp, lr}^ /* Calling SP, LR */
  474. str lr, [r8, #0] /* Save calling PC */
  475. mrs r6, spsr
  476. str r6, [r8, #4] /* Save CPSR */
  477. str r0, [r8, #8] /* Save OLD_R0 */
  478. mov r0, sp
  479. .endm
  480. .macro irq_restore_user_regs
  481. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  482. mov r0, r0
  483. ldr lr, [sp, #S_PC] @ Get PC
  484. add sp, sp, #S_FRAME_SIZE
  485. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  486. .endm
  487. .macro get_bad_stack
  488. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  489. ldr r13, _armboot_start @ setup our mode stack
  490. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  491. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  492. #else
  493. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  494. #endif
  495. str lr, [r13] @ save caller lr / spsr
  496. mrs lr, spsr
  497. str lr, [r13, #4]
  498. mov r13, #MODE_SVC @ prepare SVC-Mode
  499. msr spsr_c, r13
  500. mov lr, pc
  501. movs pc, lr
  502. .endm
  503. .macro get_irq_stack @ setup IRQ stack
  504. ldr sp, IRQ_STACK_START
  505. .endm
  506. .macro get_fiq_stack @ setup FIQ stack
  507. ldr sp, FIQ_STACK_START
  508. .endm
  509. #endif /* CONFIG_PRELOADER */
  510. /****************************************************************************/
  511. /* */
  512. /* exception handlers */
  513. /* */
  514. /****************************************************************************/
  515. #ifdef CONFIG_PRELOADER
  516. .align 5
  517. do_hang:
  518. ldr sp, _TEXT_BASE /* use 32 words abort stack */
  519. bl hang /* hang and never return */
  520. #else /* !CONFIG_PRELOADER */
  521. .align 5
  522. undefined_instruction:
  523. get_bad_stack
  524. bad_save_user_regs
  525. bl do_undefined_instruction
  526. .align 5
  527. software_interrupt:
  528. get_bad_stack
  529. bad_save_user_regs
  530. bl do_software_interrupt
  531. .align 5
  532. prefetch_abort:
  533. get_bad_stack
  534. bad_save_user_regs
  535. bl do_prefetch_abort
  536. .align 5
  537. data_abort:
  538. get_bad_stack
  539. bad_save_user_regs
  540. bl do_data_abort
  541. .align 5
  542. not_used:
  543. get_bad_stack
  544. bad_save_user_regs
  545. bl do_not_used
  546. #ifdef CONFIG_USE_IRQ
  547. .align 5
  548. irq:
  549. get_irq_stack
  550. irq_save_user_regs
  551. bl do_irq
  552. irq_restore_user_regs
  553. .align 5
  554. fiq:
  555. get_fiq_stack
  556. irq_save_user_regs /* someone ought to write a more */
  557. bl do_fiq /* effiction fiq_save_user_regs */
  558. irq_restore_user_regs
  559. #else /* !CONFIG_USE_IRQ */
  560. .align 5
  561. irq:
  562. get_bad_stack
  563. bad_save_user_regs
  564. bl do_irq
  565. .align 5
  566. fiq:
  567. get_bad_stack
  568. bad_save_user_regs
  569. bl do_fiq
  570. #endif /* CONFIG_PRELOADER */
  571. #endif /* CONFIG_USE_IRQ */
  572. /****************************************************************************/
  573. /* */
  574. /* Reset function: the PXA250 doesn't have a reset function, so we have to */
  575. /* perform a watchdog timeout for a soft reset. */
  576. /* */
  577. /****************************************************************************/
  578. .align 5
  579. .globl reset_cpu
  580. /* FIXME: this code is PXA250 specific. How is this handled on */
  581. /* other XScale processors? */
  582. reset_cpu:
  583. /* We set OWE:WME (watchdog enable) and wait until timeout happens */
  584. ldr r0, OSTIMER_BASE
  585. ldr r1, [r0, #OWER]
  586. orr r1, r1, #0x0001 /* bit0: WME */
  587. str r1, [r0, #OWER]
  588. /* OS timer does only wrap every 1165 seconds, so we have to set */
  589. /* the match register as well. */
  590. ldr r1, [r0, #OSCR] /* read OS timer */
  591. add r1, r1, #0x800 /* let OSMR3 match after */
  592. add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
  593. str r1, [r0, #OSMR3]
  594. reset_endless:
  595. b reset_endless