start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <config.h>
  27. #include <version.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b reset
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from memory!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. .globl _TEXT_BASE
  65. _TEXT_BASE:
  66. .word CONFIG_SYS_TEXT_BASE
  67. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  68. .globl _armboot_start
  69. _armboot_start:
  70. .word _start
  71. #endif
  72. /*
  73. * These are defined in the board-specific linker script.
  74. */
  75. .globl _bss_start
  76. _bss_start:
  77. .word __bss_start
  78. .globl _bss_end
  79. _bss_end:
  80. .word _end
  81. #ifdef CONFIG_USE_IRQ
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl IRQ_STACK_START
  84. IRQ_STACK_START:
  85. .word 0x0badc0de
  86. /* IRQ stack memory (calculated at run-time) */
  87. .globl FIQ_STACK_START
  88. FIQ_STACK_START:
  89. .word 0x0badc0de
  90. #endif
  91. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  92. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  93. .globl IRQ_STACK_START_IN
  94. IRQ_STACK_START_IN:
  95. .word 0x0badc0de
  96. .globl _datarel_start
  97. _datarel_start:
  98. .word __datarel_start
  99. .globl _datarelrolocal_start
  100. _datarelrolocal_start:
  101. .word __datarelrolocal_start
  102. .globl _datarellocal_start
  103. _datarellocal_start:
  104. .word __datarellocal_start
  105. .globl _datarelro_start
  106. _datarelro_start:
  107. .word __datarelro_start
  108. .globl _got_start
  109. _got_start:
  110. .word __got_start
  111. .globl _got_end
  112. _got_end:
  113. .word __got_end
  114. /*
  115. * the actual reset code
  116. */
  117. reset:
  118. /*
  119. * set the cpu to SVC32 mode
  120. */
  121. mrs r0,cpsr
  122. bic r0,r0,#0x1f
  123. orr r0,r0,#0xd3
  124. msr cpsr,r0
  125. #define pWDTCTL 0x80001400 /* Watchdog Timer control register */
  126. #define pINTENC 0x8000050C /* Interupt-Controller enable clear register */
  127. #define pCLKSET 0x80000420 /* clock divisor register */
  128. /* disable watchdog, set watchdog control register to
  129. * all zeros (default reset)
  130. */
  131. ldr r0, =pWDTCTL
  132. mov r1, #0x0
  133. str r1, [r0]
  134. /*
  135. * mask all IRQs by setting all bits in the INTENC register (default)
  136. */
  137. mov r1, #0xffffffff
  138. ldr r0, =pINTENC
  139. str r1, [r0]
  140. /* FCLK:HCLK:PCLK = 1:2:2 */
  141. /* default FCLK is 200 MHz, using 14.7456 MHz fin */
  142. ldr r0, =pCLKSET
  143. ldr r1, =0x0004ee39
  144. @ ldr r1, =0x0005ee39 @ 1: 2: 4
  145. str r1, [r0]
  146. /*
  147. * we do sys-critical inits only at reboot,
  148. * not when booting from ram!
  149. */
  150. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  151. bl cpu_init_crit
  152. #endif
  153. /* Set stackpointer in internal RAM to call board_init_f */
  154. call_board_init_f:
  155. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  156. ldr r0,=0x00000000
  157. bl board_init_f
  158. /*------------------------------------------------------------------------------*/
  159. /*
  160. * void relocate_code (addr_sp, gd, addr_moni)
  161. *
  162. * This "function" does not return, instead it continues in RAM
  163. * after relocating the monitor code.
  164. *
  165. */
  166. .globl relocate_code
  167. relocate_code:
  168. mov r4, r0 /* save addr_sp */
  169. mov r5, r1 /* save addr of gd */
  170. mov r6, r2 /* save addr of destination */
  171. mov r7, r2 /* save addr of destination */
  172. /* Set up the stack */
  173. stack_setup:
  174. mov sp, r4
  175. adr r0, _start
  176. ldr r2, _TEXT_BASE
  177. ldr r3, _bss_start
  178. sub r2, r3, r2 /* r2 <- size of armboot */
  179. add r2, r0, r2 /* r2 <- source end address */
  180. cmp r0, r6
  181. beq clear_bss
  182. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  183. copy_loop:
  184. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  185. stmia r6!, {r9-r10} /* copy to target address [r1] */
  186. cmp r0, r2 /* until source end address [r2] */
  187. blo copy_loop
  188. #ifndef CONFIG_PRELOADER
  189. /* fix got entries */
  190. ldr r1, _TEXT_BASE /* Text base */
  191. mov r0, r7 /* reloc addr */
  192. ldr r2, _got_start /* addr in Flash */
  193. ldr r3, _got_end /* addr in Flash */
  194. sub r3, r3, r1
  195. add r3, r3, r0
  196. sub r2, r2, r1
  197. add r2, r2, r0
  198. fixloop:
  199. ldr r4, [r2]
  200. sub r4, r4, r1
  201. add r4, r4, r0
  202. str r4, [r2]
  203. add r2, r2, #4
  204. cmp r2, r3
  205. bne fixloop
  206. #endif
  207. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  208. clear_bss:
  209. #ifndef CONFIG_PRELOADER
  210. ldr r0, _bss_start
  211. ldr r1, _bss_end
  212. ldr r3, _TEXT_BASE /* Text base */
  213. mov r4, r7 /* reloc addr */
  214. sub r0, r0, r3
  215. add r0, r0, r4
  216. sub r1, r1, r3
  217. add r1, r1, r4
  218. mov r2, #0x00000000 /* clear */
  219. clbss_l:str r2, [r0] /* clear loop... */
  220. add r0, r0, #4
  221. cmp r0, r1
  222. bne clbss_l
  223. #endif
  224. /*
  225. * We are done. Do not return, instead branch to second part of board
  226. * initialization, now running from RAM.
  227. */
  228. ldr r0, _TEXT_BASE
  229. ldr r2, _board_init_r
  230. sub r2, r2, r0
  231. add r2, r2, r7 /* position from board_init_r in RAM */
  232. /* setup parameters for board_init_r */
  233. mov r0, r5 /* gd_t */
  234. mov r1, r7 /* dest_addr */
  235. /* jump to it ... */
  236. mov lr, r2
  237. mov pc, lr
  238. _board_init_r: .word board_init_r
  239. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  240. /*
  241. * the actual reset code
  242. */
  243. reset:
  244. /*
  245. * set the cpu to SVC32 mode
  246. */
  247. mrs r0,cpsr
  248. bic r0,r0,#0x1f
  249. orr r0,r0,#0xd3
  250. msr cpsr,r0
  251. #define pWDTCTL 0x80001400 /* Watchdog Timer control register */
  252. #define pINTENC 0x8000050C /* Interupt-Controller enable clear register */
  253. #define pCLKSET 0x80000420 /* clock divisor register */
  254. /* disable watchdog, set watchdog control register to
  255. * all zeros (default reset)
  256. */
  257. ldr r0, =pWDTCTL
  258. mov r1, #0x0
  259. str r1, [r0]
  260. /*
  261. * mask all IRQs by setting all bits in the INTENC register (default)
  262. */
  263. mov r1, #0xffffffff
  264. ldr r0, =pINTENC
  265. str r1, [r0]
  266. /* FCLK:HCLK:PCLK = 1:2:2 */
  267. /* default FCLK is 200 MHz, using 14.7456 MHz fin */
  268. ldr r0, =pCLKSET
  269. ldr r1, =0x0004ee39
  270. @ ldr r1, =0x0005ee39 @ 1: 2: 4
  271. str r1, [r0]
  272. /*
  273. * we do sys-critical inits only at reboot,
  274. * not when booting from ram!
  275. */
  276. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  277. bl cpu_init_crit
  278. #endif
  279. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  280. relocate: /* relocate U-Boot to RAM */
  281. adr r0, _start /* r0 <- current position of code */
  282. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  283. cmp r0, r1 /* don't reloc during debug */
  284. beq stack_setup
  285. ldr r2, _armboot_start
  286. ldr r3, _bss_start
  287. sub r2, r3, r2 /* r2 <- size of armboot */
  288. add r2, r0, r2 /* r2 <- source end address */
  289. copy_loop:
  290. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  291. stmia r1!, {r3-r10} /* copy to target address [r1] */
  292. cmp r0, r2 /* until source end address [r2] */
  293. blo copy_loop
  294. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  295. /* Set up the stack */
  296. stack_setup:
  297. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  298. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  299. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  300. #ifdef CONFIG_USE_IRQ
  301. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  302. #endif
  303. sub sp, r0, #12 /* leave 3 words for abort-stack */
  304. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  305. clear_bss:
  306. ldr r0, _bss_start /* find start of bss segment */
  307. @add r0, r0, #4 /* start at first byte of bss */
  308. /* why inc. 4 bytes past then? */
  309. ldr r1, _bss_end /* stop here */
  310. mov r2, #0x00000000 /* clear */
  311. clbss_l:str r2, [r0] /* clear loop... */
  312. add r0, r0, #4
  313. cmp r0, r1
  314. blo clbss_l
  315. ldr pc, _start_armboot
  316. _start_armboot: .word start_armboot
  317. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  318. /*
  319. *************************************************************************
  320. *
  321. * CPU_init_critical registers
  322. *
  323. * setup important registers
  324. * setup memory timing
  325. *
  326. *************************************************************************
  327. */
  328. cpu_init_crit:
  329. /*
  330. * flush v4 I/D caches
  331. */
  332. mov r0, #0
  333. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  334. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  335. /*
  336. * disable MMU stuff and caches
  337. */
  338. mrc p15, 0, r0, c1, c0, 0
  339. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  340. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  341. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  342. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  343. orr r0, r0, #0x40000000 @ set bit 30 (nF) notFastBus
  344. mcr p15, 0, r0, c1, c0, 0
  345. /*
  346. * before relocating, we have to setup RAM timing
  347. * because memory timing is board-dependend, you will
  348. * find a lowlevel_init.S in your board directory.
  349. */
  350. mov ip, lr
  351. bl lowlevel_init
  352. mov lr, ip
  353. mov pc, lr
  354. /*
  355. *************************************************************************
  356. *
  357. * Interrupt handling
  358. *
  359. *************************************************************************
  360. */
  361. @
  362. @ IRQ stack frame.
  363. @
  364. #define S_FRAME_SIZE 72
  365. #define S_OLD_R0 68
  366. #define S_PSR 64
  367. #define S_PC 60
  368. #define S_LR 56
  369. #define S_SP 52
  370. #define S_IP 48
  371. #define S_FP 44
  372. #define S_R10 40
  373. #define S_R9 36
  374. #define S_R8 32
  375. #define S_R7 28
  376. #define S_R6 24
  377. #define S_R5 20
  378. #define S_R4 16
  379. #define S_R3 12
  380. #define S_R2 8
  381. #define S_R1 4
  382. #define S_R0 0
  383. #define MODE_SVC 0x13
  384. #define I_BIT 0x80
  385. /*
  386. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  387. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  388. */
  389. .macro bad_save_user_regs
  390. sub sp, sp, #S_FRAME_SIZE
  391. stmia sp, {r0 - r12} @ Calling r0-r12
  392. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  393. ldr r2, _armboot_start
  394. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  395. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  396. #else
  397. ldr r2, IRQ_STACK_START_IN
  398. #endif
  399. ldmia r2, {r2 - r3} @ get pc, cpsr
  400. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  401. add r5, sp, #S_SP
  402. mov r1, lr
  403. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  404. mov r0, sp
  405. .endm
  406. .macro irq_save_user_regs
  407. sub sp, sp, #S_FRAME_SIZE
  408. stmia sp, {r0 - r12} @ Calling r0-r12
  409. add r8, sp, #S_PC
  410. stmdb r8, {sp, lr}^ @ Calling SP, LR
  411. str lr, [r8, #0] @ Save calling PC
  412. mrs r6, spsr
  413. str r6, [r8, #4] @ Save CPSR
  414. str r0, [r8, #8] @ Save OLD_R0
  415. mov r0, sp
  416. .endm
  417. .macro irq_restore_user_regs
  418. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  419. mov r0, r0
  420. ldr lr, [sp, #S_PC] @ Get PC
  421. add sp, sp, #S_FRAME_SIZE
  422. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  423. .endm
  424. .macro get_bad_stack
  425. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  426. ldr r13, _armboot_start @ setup our mode stack
  427. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  428. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  429. #else
  430. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  431. #endif
  432. str lr, [r13] @ save caller lr / spsr
  433. mrs lr, spsr
  434. str lr, [r13, #4]
  435. mov r13, #MODE_SVC @ prepare SVC-Mode
  436. @ msr spsr_c, r13
  437. msr spsr, r13
  438. mov lr, pc
  439. movs pc, lr
  440. .endm
  441. .macro get_irq_stack @ setup IRQ stack
  442. ldr sp, IRQ_STACK_START
  443. .endm
  444. .macro get_fiq_stack @ setup FIQ stack
  445. ldr sp, FIQ_STACK_START
  446. .endm
  447. /*
  448. * exception handlers
  449. */
  450. .align 5
  451. undefined_instruction:
  452. get_bad_stack
  453. bad_save_user_regs
  454. bl do_undefined_instruction
  455. .align 5
  456. software_interrupt:
  457. get_bad_stack
  458. bad_save_user_regs
  459. bl do_software_interrupt
  460. .align 5
  461. prefetch_abort:
  462. get_bad_stack
  463. bad_save_user_regs
  464. bl do_prefetch_abort
  465. .align 5
  466. data_abort:
  467. get_bad_stack
  468. bad_save_user_regs
  469. bl do_data_abort
  470. .align 5
  471. not_used:
  472. get_bad_stack
  473. bad_save_user_regs
  474. bl do_not_used
  475. #ifdef CONFIG_USE_IRQ
  476. .align 5
  477. irq:
  478. get_irq_stack
  479. irq_save_user_regs
  480. bl do_irq
  481. irq_restore_user_regs
  482. .align 5
  483. fiq:
  484. get_fiq_stack
  485. /* someone ought to write a more effiction fiq_save_user_regs */
  486. irq_save_user_regs
  487. bl do_fiq
  488. irq_restore_user_regs
  489. #else
  490. .align 5
  491. irq:
  492. get_bad_stack
  493. bad_save_user_regs
  494. bl do_irq
  495. .align 5
  496. fiq:
  497. get_bad_stack
  498. bad_save_user_regs
  499. bl do_fiq
  500. #endif
  501. .align 5
  502. .globl reset_cpu
  503. reset_cpu:
  504. bl disable_interrupts
  505. /* Disable watchdog */
  506. ldr r1, =pWDTCTL
  507. mov r3, #0
  508. str r3, [r1]
  509. /* reset counter */
  510. ldr r3, =0x00001984
  511. str r3, [r1, #4]
  512. /* Enable the watchdog */
  513. mov r3, #1
  514. str r3, [r1]
  515. _loop_forever:
  516. b _loop_forever