start.S 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806
  1. /* vi: set ts=8 sw=8 noet: */
  2. /*
  3. * u-boot - Startup Code for XScale IXP
  4. *
  5. * Copyright (C) 2003 Kyle Harris <kharris@nexus-tech.net>
  6. *
  7. * Based on startup code example contained in the
  8. * Intel IXP4xx Programmer's Guide and past u-boot Start.S
  9. * samples.
  10. *
  11. * See file CREDITS for list of people who contributed to this
  12. * project.
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License as
  16. * published by the Free Software Foundation; either version 2 of
  17. * the License, or (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  27. * MA 02111-1307 USA
  28. */
  29. #include <config.h>
  30. #include <version.h>
  31. #include <asm/arch/ixp425.h>
  32. #define MMU_Control_M 0x001 /* Enable MMU */
  33. #define MMU_Control_A 0x002 /* Enable address alignment faults */
  34. #define MMU_Control_C 0x004 /* Enable cache */
  35. #define MMU_Control_W 0x008 /* Enable write-buffer */
  36. #define MMU_Control_P 0x010 /* Compatability: 32 bit code */
  37. #define MMU_Control_D 0x020 /* Compatability: 32 bit data */
  38. #define MMU_Control_L 0x040 /* Compatability: */
  39. #define MMU_Control_B 0x080 /* Enable Big-Endian */
  40. #define MMU_Control_S 0x100 /* Enable system protection */
  41. #define MMU_Control_R 0x200 /* Enable ROM protection */
  42. #define MMU_Control_I 0x1000 /* Enable Instruction cache */
  43. #define MMU_Control_X 0x2000 /* Set interrupt vectors at 0xFFFF0000 */
  44. #define MMU_Control_Init (MMU_Control_P|MMU_Control_D|MMU_Control_L)
  45. /*
  46. * Macro definitions
  47. */
  48. /* Delay a bit */
  49. .macro DELAY_FOR cycles, reg0
  50. ldr \reg0, =\cycles
  51. subs \reg0, \reg0, #1
  52. subne pc, pc, #0xc
  53. .endm
  54. /* wait for coprocessor write complete */
  55. .macro CPWAIT reg
  56. mrc p15,0,\reg,c2,c0,0
  57. mov \reg,\reg
  58. sub pc,pc,#4
  59. .endm
  60. .globl _start
  61. _start: b reset
  62. ldr pc, _undefined_instruction
  63. ldr pc, _software_interrupt
  64. ldr pc, _prefetch_abort
  65. ldr pc, _data_abort
  66. ldr pc, _not_used
  67. ldr pc, _irq
  68. ldr pc, _fiq
  69. _undefined_instruction: .word undefined_instruction
  70. _software_interrupt: .word software_interrupt
  71. _prefetch_abort: .word prefetch_abort
  72. _data_abort: .word data_abort
  73. _not_used: .word not_used
  74. _irq: .word irq
  75. _fiq: .word fiq
  76. .balignl 16,0xdeadbeef
  77. /*
  78. * Startup Code (reset vector)
  79. *
  80. * do important init only if we don't start from memory!
  81. * - relocate armboot to ram
  82. * - setup stack
  83. * - jump to second stage
  84. */
  85. .globl _TEXT_BASE
  86. _TEXT_BASE:
  87. .word CONFIG_SYS_TEXT_BASE
  88. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  89. .globl _armboot_start
  90. _armboot_start:
  91. .word _start
  92. #endif
  93. /*
  94. * These are defined in the board-specific linker script.
  95. */
  96. .globl _bss_start
  97. _bss_start:
  98. .word __bss_start
  99. .globl _bss_end
  100. _bss_end:
  101. .word _end
  102. #ifdef CONFIG_USE_IRQ
  103. /* IRQ stack memory (calculated at run-time) */
  104. .globl IRQ_STACK_START
  105. IRQ_STACK_START:
  106. .word 0x0badc0de
  107. /* IRQ stack memory (calculated at run-time) */
  108. .globl FIQ_STACK_START
  109. FIQ_STACK_START:
  110. .word 0x0badc0de
  111. #endif
  112. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  113. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  114. .globl IRQ_STACK_START_IN
  115. IRQ_STACK_START_IN:
  116. .word 0x0badc0de
  117. .globl _datarel_start
  118. _datarel_start:
  119. .word __datarel_start
  120. .globl _datarelrolocal_start
  121. _datarelrolocal_start:
  122. .word __datarelrolocal_start
  123. .globl _datarellocal_start
  124. _datarellocal_start:
  125. .word __datarellocal_start
  126. .globl _datarelro_start
  127. _datarelro_start:
  128. .word __datarelro_start
  129. .globl _got_start
  130. _got_start:
  131. .word __got_start
  132. .globl _got_end
  133. _got_end:
  134. .word __got_end
  135. /*
  136. * the actual reset code
  137. */
  138. reset:
  139. /* disable mmu, set big-endian */
  140. mov r0, #0xf8
  141. mcr p15, 0, r0, c1, c0, 0
  142. CPWAIT r0
  143. /* invalidate I & D caches & BTB */
  144. mcr p15, 0, r0, c7, c7, 0
  145. CPWAIT r0
  146. /* invalidate I & Data TLB */
  147. mcr p15, 0, r0, c8, c7, 0
  148. CPWAIT r0
  149. /* drain write and fill buffers */
  150. mcr p15, 0, r0, c7, c10, 4
  151. CPWAIT r0
  152. /* disable write buffer coalescing */
  153. mrc p15, 0, r0, c1, c0, 1
  154. orr r0, r0, #1
  155. mcr p15, 0, r0, c1, c0, 1
  156. CPWAIT r0
  157. /* set EXP CS0 to the optimum timing */
  158. ldr r1, =CONFIG_SYS_EXP_CS0
  159. ldr r2, =IXP425_EXP_CS0
  160. str r1, [r2]
  161. /* make sure flash is visible at 0 */
  162. #if 0
  163. ldr r2, =IXP425_EXP_CFG0
  164. ldr r1, [r2]
  165. orr r1, r1, #0x80000000
  166. str r1, [r2]
  167. #endif
  168. mov r1, #CONFIG_SYS_SDR_CONFIG
  169. ldr r2, =IXP425_SDR_CONFIG
  170. str r1, [r2]
  171. /* disable refresh cycles */
  172. mov r1, #0
  173. ldr r3, =IXP425_SDR_REFRESH
  174. str r1, [r3]
  175. /* send nop command */
  176. mov r1, #3
  177. ldr r4, =IXP425_SDR_IR
  178. str r1, [r4]
  179. DELAY_FOR 0x4000, r0
  180. /* set SDRAM internal refresh val */
  181. ldr r1, =CONFIG_SYS_SDRAM_REFRESH_CNT
  182. str r1, [r3]
  183. DELAY_FOR 0x4000, r0
  184. /* send precharge-all command to close all open banks */
  185. mov r1, #2
  186. str r1, [r4]
  187. DELAY_FOR 0x4000, r0
  188. /* provide 8 auto-refresh cycles */
  189. mov r1, #4
  190. mov r5, #8
  191. 111: str r1, [r4]
  192. DELAY_FOR 0x100, r0
  193. subs r5, r5, #1
  194. bne 111b
  195. /* set mode register in sdram */
  196. mov r1, #CONFIG_SYS_SDR_MODE_CONFIG
  197. str r1, [r4]
  198. DELAY_FOR 0x4000, r0
  199. /* send normal operation command */
  200. mov r1, #6
  201. str r1, [r4]
  202. DELAY_FOR 0x4000, r0
  203. /* copy */
  204. mov r0, #0
  205. mov r4, r0
  206. add r2, r0, #CONFIG_SYS_MONITOR_LEN
  207. mov r1, #0x10000000
  208. mov r5, r1
  209. 30:
  210. ldr r3, [r0], #4
  211. str r3, [r1], #4
  212. cmp r0, r2
  213. bne 30b
  214. /* invalidate I & D caches & BTB */
  215. mcr p15, 0, r0, c7, c7, 0
  216. CPWAIT r0
  217. /* invalidate I & Data TLB */
  218. mcr p15, 0, r0, c8, c7, 0
  219. CPWAIT r0
  220. /* drain write and fill buffers */
  221. mcr p15, 0, r0, c7, c10, 4
  222. CPWAIT r0
  223. /* move flash to 0x50000000 */
  224. ldr r2, =IXP425_EXP_CFG0
  225. ldr r1, [r2]
  226. bic r1, r1, #0x80000000
  227. str r1, [r2]
  228. nop
  229. nop
  230. nop
  231. nop
  232. nop
  233. nop
  234. /* invalidate I & Data TLB */
  235. mcr p15, 0, r0, c8, c7, 0
  236. CPWAIT r0
  237. /* enable I cache */
  238. mrc p15, 0, r0, c1, c0, 0
  239. orr r0, r0, #MMU_Control_I
  240. mcr p15, 0, r0, c1, c0, 0
  241. CPWAIT r0
  242. mrs r0,cpsr /* set the cpu to SVC32 mode */
  243. bic r0,r0,#0x1f /* (superviser mode, M=10011) */
  244. orr r0,r0,#0x13
  245. msr cpsr,r0
  246. /* Set stackpointer in internal RAM to call board_init_f */
  247. call_board_init_f:
  248. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  249. ldr r0,=0x00000000
  250. bl board_init_f
  251. /*------------------------------------------------------------------------------*/
  252. /*
  253. * void relocate_code (addr_sp, gd, addr_moni)
  254. *
  255. * This "function" does not return, instead it continues in RAM
  256. * after relocating the monitor code.
  257. *
  258. */
  259. .globl relocate_code
  260. relocate_code:
  261. mov r4, r0 /* save addr_sp */
  262. mov r5, r1 /* save addr of gd */
  263. mov r6, r2 /* save addr of destination */
  264. mov r7, r2 /* save addr of destination */
  265. /* Set up the stack */
  266. stack_setup:
  267. mov sp, r4
  268. adr r0, _start
  269. ldr r2, _TEXT_BASE
  270. ldr r3, _bss_start
  271. sub r2, r3, r2 /* r2 <- size of armboot */
  272. add r2, r0, r2 /* r2 <- source end address */
  273. cmp r0, r6
  274. beq clear_bss
  275. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  276. copy_loop:
  277. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  278. stmia r6!, {r9-r10} /* copy to target address [r1] */
  279. cmp r0, r2 /* until source end address [r2] */
  280. blo copy_loop
  281. #ifndef CONFIG_PRELOADER
  282. /* fix got entries */
  283. ldr r1, _TEXT_BASE /* Text base */
  284. mov r0, r7 /* reloc addr */
  285. ldr r2, _got_start /* addr in Flash */
  286. ldr r3, _got_end /* addr in Flash */
  287. sub r3, r3, r1
  288. add r3, r3, r0
  289. sub r2, r2, r1
  290. add r2, r2, r0
  291. fixloop:
  292. ldr r4, [r2]
  293. sub r4, r4, r1
  294. add r4, r4, r0
  295. str r4, [r2]
  296. add r2, r2, #4
  297. cmp r2, r3
  298. bne fixloop
  299. #endif
  300. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  301. clear_bss:
  302. #ifndef CONFIG_PRELOADER
  303. ldr r0, _bss_start
  304. ldr r1, _bss_end
  305. ldr r3, _TEXT_BASE /* Text base */
  306. mov r4, r7 /* reloc addr */
  307. sub r0, r0, r3
  308. add r0, r0, r4
  309. sub r1, r1, r3
  310. add r1, r1, r4
  311. mov r2, #0x00000000 /* clear */
  312. clbss_l:str r2, [r0] /* clear loop... */
  313. add r0, r0, #4
  314. cmp r0, r1
  315. bne clbss_l
  316. bl coloured_LED_init
  317. bl red_LED_on
  318. #endif
  319. /*
  320. * We are done. Do not return, instead branch to second part of board
  321. * initialization, now running from RAM.
  322. */
  323. ldr r0, _TEXT_BASE
  324. ldr r2, _board_init_r
  325. sub r2, r2, r0
  326. add r2, r2, r7 /* position from board_init_r in RAM */
  327. /* setup parameters for board_init_r */
  328. mov r0, r5 /* gd_t */
  329. mov r1, r7 /* dest_addr */
  330. /* jump to it ... */
  331. mov lr, r2
  332. mov pc, lr
  333. _board_init_r: .word board_init_r
  334. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  335. /****************************************************************************/
  336. /* */
  337. /* the actual reset code */
  338. /* */
  339. /****************************************************************************/
  340. reset:
  341. /* disable mmu, set big-endian */
  342. mov r0, #0xf8
  343. mcr p15, 0, r0, c1, c0, 0
  344. CPWAIT r0
  345. /* invalidate I & D caches & BTB */
  346. mcr p15, 0, r0, c7, c7, 0
  347. CPWAIT r0
  348. /* invalidate I & Data TLB */
  349. mcr p15, 0, r0, c8, c7, 0
  350. CPWAIT r0
  351. /* drain write and fill buffers */
  352. mcr p15, 0, r0, c7, c10, 4
  353. CPWAIT r0
  354. /* disable write buffer coalescing */
  355. mrc p15, 0, r0, c1, c0, 1
  356. orr r0, r0, #1
  357. mcr p15, 0, r0, c1, c0, 1
  358. CPWAIT r0
  359. /* set EXP CS0 to the optimum timing */
  360. ldr r1, =CONFIG_SYS_EXP_CS0
  361. ldr r2, =IXP425_EXP_CS0
  362. str r1, [r2]
  363. /* make sure flash is visible at 0 */
  364. #if 0
  365. ldr r2, =IXP425_EXP_CFG0
  366. ldr r1, [r2]
  367. orr r1, r1, #0x80000000
  368. str r1, [r2]
  369. #endif
  370. mov r1, #CONFIG_SYS_SDR_CONFIG
  371. ldr r2, =IXP425_SDR_CONFIG
  372. str r1, [r2]
  373. /* disable refresh cycles */
  374. mov r1, #0
  375. ldr r3, =IXP425_SDR_REFRESH
  376. str r1, [r3]
  377. /* send nop command */
  378. mov r1, #3
  379. ldr r4, =IXP425_SDR_IR
  380. str r1, [r4]
  381. DELAY_FOR 0x4000, r0
  382. /* set SDRAM internal refresh val */
  383. ldr r1, =CONFIG_SYS_SDRAM_REFRESH_CNT
  384. str r1, [r3]
  385. DELAY_FOR 0x4000, r0
  386. /* send precharge-all command to close all open banks */
  387. mov r1, #2
  388. str r1, [r4]
  389. DELAY_FOR 0x4000, r0
  390. /* provide 8 auto-refresh cycles */
  391. mov r1, #4
  392. mov r5, #8
  393. 111: str r1, [r4]
  394. DELAY_FOR 0x100, r0
  395. subs r5, r5, #1
  396. bne 111b
  397. /* set mode register in sdram */
  398. mov r1, #CONFIG_SYS_SDR_MODE_CONFIG
  399. str r1, [r4]
  400. DELAY_FOR 0x4000, r0
  401. /* send normal operation command */
  402. mov r1, #6
  403. str r1, [r4]
  404. DELAY_FOR 0x4000, r0
  405. /* copy */
  406. mov r0, #0
  407. mov r4, r0
  408. add r2, r0, #CONFIG_SYS_MONITOR_LEN
  409. mov r1, #0x10000000
  410. mov r5, r1
  411. 30:
  412. ldr r3, [r0], #4
  413. str r3, [r1], #4
  414. cmp r0, r2
  415. bne 30b
  416. /* invalidate I & D caches & BTB */
  417. mcr p15, 0, r0, c7, c7, 0
  418. CPWAIT r0
  419. /* invalidate I & Data TLB */
  420. mcr p15, 0, r0, c8, c7, 0
  421. CPWAIT r0
  422. /* drain write and fill buffers */
  423. mcr p15, 0, r0, c7, c10, 4
  424. CPWAIT r0
  425. /* move flash to 0x50000000 */
  426. ldr r2, =IXP425_EXP_CFG0
  427. ldr r1, [r2]
  428. bic r1, r1, #0x80000000
  429. str r1, [r2]
  430. nop
  431. nop
  432. nop
  433. nop
  434. nop
  435. nop
  436. /* invalidate I & Data TLB */
  437. mcr p15, 0, r0, c8, c7, 0
  438. CPWAIT r0
  439. /* enable I cache */
  440. mrc p15, 0, r0, c1, c0, 0
  441. orr r0, r0, #MMU_Control_I
  442. mcr p15, 0, r0, c1, c0, 0
  443. CPWAIT r0
  444. mrs r0,cpsr /* set the cpu to SVC32 mode */
  445. bic r0,r0,#0x1f /* (superviser mode, M=10011) */
  446. orr r0,r0,#0x13
  447. msr cpsr,r0
  448. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  449. relocate: /* relocate U-Boot to RAM */
  450. adr r0, _start /* r0 <- current position of code */
  451. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  452. cmp r0, r1 /* don't reloc during debug */
  453. beq stack_setup
  454. ldr r2, _armboot_start
  455. ldr r3, _bss_start
  456. sub r2, r3, r2 /* r2 <- size of armboot */
  457. add r2, r0, r2 /* r2 <- source end address */
  458. copy_loop:
  459. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  460. stmia r1!, {r3-r10} /* copy to target address [r1] */
  461. cmp r0, r2 /* until source end address [r2] */
  462. blo copy_loop
  463. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  464. /* Set up the stack */
  465. stack_setup:
  466. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  467. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  468. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  469. #ifdef CONFIG_USE_IRQ
  470. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  471. #endif
  472. sub sp, r0, #12 /* leave 3 words for abort-stack */
  473. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  474. clear_bss:
  475. ldr r0, _bss_start /* find start of bss segment */
  476. ldr r1, _bss_end /* stop here */
  477. mov r2, #0x00000000 /* clear */
  478. clbss_l:str r2, [r0] /* clear loop... */
  479. add r0, r0, #4
  480. cmp r0, r1
  481. blo clbss_l
  482. ldr pc, _start_armboot
  483. _start_armboot: .word start_armboot
  484. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  485. /****************************************************************************/
  486. /* */
  487. /* Interrupt handling */
  488. /* */
  489. /****************************************************************************/
  490. /* IRQ stack frame */
  491. #define S_FRAME_SIZE 72
  492. #define S_OLD_R0 68
  493. #define S_PSR 64
  494. #define S_PC 60
  495. #define S_LR 56
  496. #define S_SP 52
  497. #define S_IP 48
  498. #define S_FP 44
  499. #define S_R10 40
  500. #define S_R9 36
  501. #define S_R8 32
  502. #define S_R7 28
  503. #define S_R6 24
  504. #define S_R5 20
  505. #define S_R4 16
  506. #define S_R3 12
  507. #define S_R2 8
  508. #define S_R1 4
  509. #define S_R0 0
  510. #define MODE_SVC 0x13
  511. /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
  512. .macro bad_save_user_regs
  513. sub sp, sp, #S_FRAME_SIZE
  514. stmia sp, {r0 - r12} /* Calling r0-r12 */
  515. add r8, sp, #S_PC
  516. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  517. ldr r2, _armboot_start
  518. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  519. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  520. #else
  521. ldr r2, IRQ_STACK_START_IN
  522. #endif
  523. ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
  524. add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
  525. add r5, sp, #S_SP
  526. mov r1, lr
  527. stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
  528. mov r0, sp
  529. .endm
  530. /* use irq_save_user_regs / irq_restore_user_regs for */
  531. /* IRQ/FIQ handling */
  532. .macro irq_save_user_regs
  533. sub sp, sp, #S_FRAME_SIZE
  534. stmia sp, {r0 - r12} /* Calling r0-r12 */
  535. add r8, sp, #S_PC
  536. stmdb r8, {sp, lr}^ /* Calling SP, LR */
  537. str lr, [r8, #0] /* Save calling PC */
  538. mrs r6, spsr
  539. str r6, [r8, #4] /* Save CPSR */
  540. str r0, [r8, #8] /* Save OLD_R0 */
  541. mov r0, sp
  542. .endm
  543. .macro irq_restore_user_regs
  544. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  545. mov r0, r0
  546. ldr lr, [sp, #S_PC] @ Get PC
  547. add sp, sp, #S_FRAME_SIZE
  548. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  549. .endm
  550. .macro get_bad_stack
  551. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  552. ldr r13, _armboot_start @ setup our mode stack
  553. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  554. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  555. #else
  556. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  557. #endif
  558. str lr, [r13] @ save caller lr / spsr
  559. mrs lr, spsr
  560. str lr, [r13, #4]
  561. mov r13, #MODE_SVC @ prepare SVC-Mode
  562. msr spsr_c, r13
  563. mov lr, pc
  564. movs pc, lr
  565. .endm
  566. .macro get_irq_stack @ setup IRQ stack
  567. ldr sp, IRQ_STACK_START
  568. .endm
  569. .macro get_fiq_stack @ setup FIQ stack
  570. ldr sp, FIQ_STACK_START
  571. .endm
  572. /****************************************************************************/
  573. /* */
  574. /* exception handlers */
  575. /* */
  576. /****************************************************************************/
  577. .align 5
  578. undefined_instruction:
  579. get_bad_stack
  580. bad_save_user_regs
  581. bl do_undefined_instruction
  582. .align 5
  583. software_interrupt:
  584. get_bad_stack
  585. bad_save_user_regs
  586. bl do_software_interrupt
  587. .align 5
  588. prefetch_abort:
  589. get_bad_stack
  590. bad_save_user_regs
  591. bl do_prefetch_abort
  592. .align 5
  593. data_abort:
  594. get_bad_stack
  595. bad_save_user_regs
  596. bl do_data_abort
  597. .align 5
  598. not_used:
  599. get_bad_stack
  600. bad_save_user_regs
  601. bl do_not_used
  602. #ifdef CONFIG_USE_IRQ
  603. .align 5
  604. irq:
  605. get_irq_stack
  606. irq_save_user_regs
  607. bl do_irq
  608. irq_restore_user_regs
  609. .align 5
  610. fiq:
  611. get_fiq_stack
  612. irq_save_user_regs /* someone ought to write a more */
  613. bl do_fiq /* effiction fiq_save_user_regs */
  614. irq_restore_user_regs
  615. #else
  616. .align 5
  617. irq:
  618. get_bad_stack
  619. bad_save_user_regs
  620. bl do_irq
  621. .align 5
  622. fiq:
  623. get_bad_stack
  624. bad_save_user_regs
  625. bl do_fiq
  626. #endif
  627. /****************************************************************************/
  628. /* */
  629. /* Reset function: Use Watchdog to reset */
  630. /* */
  631. /****************************************************************************/
  632. .align 5
  633. .globl reset_cpu
  634. reset_cpu:
  635. ldr r1, =0x482e
  636. ldr r2, =IXP425_OSWK
  637. str r1, [r2]
  638. ldr r1, =0x0fff
  639. ldr r2, =IXP425_OSWT
  640. str r1, [r2]
  641. ldr r1, =0x5
  642. ldr r2, =IXP425_OSWE
  643. str r1, [r2]
  644. b reset_endless
  645. reset_endless:
  646. b reset_endless
  647. #ifdef CONFIG_USE_IRQ
  648. .LC0: .word loops_per_jiffy
  649. /*
  650. * 0 <= r0 <= 2000
  651. */
  652. .globl __udelay
  653. __udelay:
  654. mov r2, #0x6800
  655. orr r2, r2, #0x00db
  656. mul r0, r2, r0
  657. ldr r2, .LC0
  658. ldr r2, [r2] @ max = 0x0fffffff
  659. mov r0, r0, lsr #11 @ max = 0x00003fff
  660. mov r2, r2, lsr #11 @ max = 0x0003ffff
  661. mul r0, r2, r0 @ max = 2^32-1
  662. movs r0, r0, lsr #6
  663. delay_loop:
  664. subs r0, r0, #1
  665. bne delay_loop
  666. mov pc, lr
  667. #endif /* CONFIG_USE_IRQ */