start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599
  1. /*
  2. * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. #include <config.h>
  32. #include <version.h>
  33. .globl _start
  34. _start: b reset
  35. ldr pc, _undefined_instruction
  36. ldr pc, _software_interrupt
  37. ldr pc, _prefetch_abort
  38. ldr pc, _data_abort
  39. ldr pc, _not_used
  40. ldr pc, _irq
  41. ldr pc, _fiq
  42. _undefined_instruction: .word undefined_instruction
  43. _software_interrupt: .word software_interrupt
  44. _prefetch_abort: .word prefetch_abort
  45. _data_abort: .word data_abort
  46. _not_used: .word not_used
  47. _irq: .word irq
  48. _fiq: .word fiq
  49. _pad: .word 0x12345678 /* now 16*4=64 */
  50. .global _end_vect
  51. _end_vect:
  52. .balignl 16,0xdeadbeef
  53. /*************************************************************************
  54. *
  55. * Startup Code (reset vector)
  56. *
  57. * do important init only if we don't start from memory!
  58. * setup Memory and board specific bits prior to relocation.
  59. * relocate armboot to ram
  60. * setup stack
  61. *
  62. *************************************************************************/
  63. .globl _TEXT_BASE
  64. _TEXT_BASE:
  65. .word CONFIG_SYS_TEXT_BASE
  66. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  67. .globl _armboot_start
  68. _armboot_start:
  69. .word _start
  70. #endif
  71. /*
  72. * These are defined in the board-specific linker script.
  73. */
  74. .globl _bss_start
  75. _bss_start:
  76. .word __bss_start
  77. .globl _bss_end
  78. _bss_end:
  79. .word _end
  80. #ifdef CONFIG_USE_IRQ
  81. /* IRQ stack memory (calculated at run-time) */
  82. .globl IRQ_STACK_START
  83. IRQ_STACK_START:
  84. .word 0x0badc0de
  85. /* IRQ stack memory (calculated at run-time) */
  86. .globl FIQ_STACK_START
  87. FIQ_STACK_START:
  88. .word 0x0badc0de
  89. #endif
  90. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  91. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  92. .globl IRQ_STACK_START_IN
  93. IRQ_STACK_START_IN:
  94. .word 0x0badc0de
  95. .globl _datarel_start
  96. _datarel_start:
  97. .word __datarel_start
  98. .globl _datarelrolocal_start
  99. _datarelrolocal_start:
  100. .word __datarelrolocal_start
  101. .globl _datarellocal_start
  102. _datarellocal_start:
  103. .word __datarellocal_start
  104. .globl _datarelro_start
  105. _datarelro_start:
  106. .word __datarelro_start
  107. .globl _got_start
  108. _got_start:
  109. .word __got_start
  110. .globl _got_end
  111. _got_end:
  112. .word __got_end
  113. /*
  114. * the actual reset code
  115. */
  116. reset:
  117. /*
  118. * set the cpu to SVC32 mode
  119. */
  120. mrs r0, cpsr
  121. bic r0, r0, #0x1f
  122. orr r0, r0, #0xd3
  123. msr cpsr,r0
  124. #if (CONFIG_OMAP34XX)
  125. /* Copy vectors to mask ROM indirect addr */
  126. adr r0, _start @ r0 <- current position of code
  127. add r0, r0, #4 @ skip reset vector
  128. mov r2, #64 @ r2 <- size to copy
  129. add r2, r0, r2 @ r2 <- source end address
  130. mov r1, #SRAM_OFFSET0 @ build vect addr
  131. mov r3, #SRAM_OFFSET1
  132. add r1, r1, r3
  133. mov r3, #SRAM_OFFSET2
  134. add r1, r1, r3
  135. next:
  136. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  137. stmia r1!, {r3 - r10} @ copy to target address [r1]
  138. cmp r0, r2 @ until source end address [r2]
  139. bne next @ loop until equal */
  140. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  141. /* No need to copy/exec the clock code - DPLL adjust already done
  142. * in NAND/oneNAND Boot.
  143. */
  144. bl cpy_clk_code @ put dpll adjust code behind vectors
  145. #endif /* NAND Boot */
  146. #endif
  147. /* the mask ROM code should have PLL and others stable */
  148. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  149. bl cpu_init_crit
  150. #endif
  151. /* Set stackpointer in internal RAM to call board_init_f */
  152. call_board_init_f:
  153. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  154. ldr r0,=0x00000000
  155. bl board_init_f
  156. /*------------------------------------------------------------------------------*/
  157. /*
  158. * void relocate_code (addr_sp, gd, addr_moni)
  159. *
  160. * This "function" does not return, instead it continues in RAM
  161. * after relocating the monitor code.
  162. *
  163. */
  164. .globl relocate_code
  165. relocate_code:
  166. mov r4, r0 /* save addr_sp */
  167. mov r5, r1 /* save addr of gd */
  168. mov r6, r2 /* save addr of destination */
  169. mov r7, r2 /* save addr of destination */
  170. /* Set up the stack */
  171. stack_setup:
  172. mov sp, r4
  173. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  174. adr r0, _start
  175. ldr r2, _TEXT_BASE
  176. ldr r3, _bss_start
  177. sub r2, r3, r2 /* r2 <- size of armboot */
  178. add r2, r0, r2 /* r2 <- source end address */
  179. cmp r0, r6
  180. #ifndef CONFIG_PRELOADER
  181. beq jump_2_ram
  182. #endif
  183. copy_loop:
  184. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  185. stmia r6!, {r9-r10} /* copy to target address [r1] */
  186. cmp r0, r2 /* until source end address [r2] */
  187. blo copy_loop
  188. #ifndef CONFIG_PRELOADER
  189. /* fix got entries */
  190. ldr r1, _TEXT_BASE
  191. mov r0, r7 /* reloc addr */
  192. ldr r2, _got_start /* addr in Flash */
  193. ldr r3, _got_end /* addr in Flash */
  194. sub r3, r3, r1
  195. add r3, r3, r0
  196. sub r2, r2, r1
  197. add r2, r2, r0
  198. fixloop:
  199. ldr r4, [r2]
  200. sub r4, r4, r1
  201. add r4, r4, r0
  202. str r4, [r2]
  203. add r2, r2, #4
  204. cmp r2, r3
  205. bne fixloop
  206. clear_bss:
  207. ldr r0, _bss_start
  208. ldr r1, _bss_end
  209. ldr r3, _TEXT_BASE /* Text base */
  210. mov r4, r7 /* reloc addr */
  211. sub r0, r0, r3
  212. add r0, r0, r4
  213. sub r1, r1, r3
  214. add r1, r1, r4
  215. mov r2, #0x00000000 /* clear */
  216. clbss_l:str r2, [r0] /* clear loop... */
  217. add r0, r0, #4
  218. cmp r0, r1
  219. bne clbss_l
  220. #endif /* #ifndef CONFIG_PRELOADER */
  221. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  222. /*
  223. * We are done. Do not return, instead branch to second part of board
  224. * initialization, now running from RAM.
  225. */
  226. jump_2_ram:
  227. ldr r0, _TEXT_BASE
  228. ldr r2, _board_init_r
  229. sub r2, r2, r0
  230. add r2, r2, r7 /* position from board_init_r in RAM */
  231. /* setup parameters for board_init_r */
  232. mov r0, r5 /* gd_t */
  233. mov r1, r7 /* dest_addr */
  234. /* jump to it ... */
  235. mov lr, r2
  236. mov pc, lr
  237. _board_init_r: .word board_init_r
  238. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  239. /*
  240. * the actual reset code
  241. */
  242. reset:
  243. /*
  244. * set the cpu to SVC32 mode
  245. */
  246. mrs r0, cpsr
  247. bic r0, r0, #0x1f
  248. orr r0, r0, #0xd3
  249. msr cpsr,r0
  250. #if (CONFIG_OMAP34XX)
  251. /* Copy vectors to mask ROM indirect addr */
  252. adr r0, _start @ r0 <- current position of code
  253. add r0, r0, #4 @ skip reset vector
  254. mov r2, #64 @ r2 <- size to copy
  255. add r2, r0, r2 @ r2 <- source end address
  256. mov r1, #SRAM_OFFSET0 @ build vect addr
  257. mov r3, #SRAM_OFFSET1
  258. add r1, r1, r3
  259. mov r3, #SRAM_OFFSET2
  260. add r1, r1, r3
  261. next:
  262. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  263. stmia r1!, {r3 - r10} @ copy to target address [r1]
  264. cmp r0, r2 @ until source end address [r2]
  265. bne next @ loop until equal */
  266. #if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_ONENAND_BOOT)
  267. /* No need to copy/exec the clock code - DPLL adjust already done
  268. * in NAND/oneNAND Boot.
  269. */
  270. bl cpy_clk_code @ put dpll adjust code behind vectors
  271. #endif /* NAND Boot */
  272. #endif
  273. /* the mask ROM code should have PLL and others stable */
  274. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  275. bl cpu_init_crit
  276. #endif
  277. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  278. relocate: @ relocate U-Boot to RAM
  279. adr r0, _start @ r0 <- current position of code
  280. ldr r1, _TEXT_BASE @ test if we run from flash or RAM
  281. cmp r0, r1 @ don't reloc during debug
  282. beq stack_setup
  283. ldr r2, _armboot_start
  284. ldr r3, _bss_start
  285. sub r2, r3, r2 @ r2 <- size of armboot
  286. add r2, r0, r2 @ r2 <- source end address
  287. copy_loop: @ copy 32 bytes at a time
  288. ldmia r0!, {r3 - r10} @ copy from source address [r0]
  289. stmia r1!, {r3 - r10} @ copy to target address [r1]
  290. cmp r0, r2 @ until source end address [r2]
  291. blo copy_loop
  292. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  293. /* Set up the stack */
  294. stack_setup:
  295. ldr r0, _TEXT_BASE @ upper 128 KiB: relocated uboot
  296. sub r0, r0, #CONFIG_SYS_MALLOC_LEN @ malloc area
  297. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE @ bdinfo
  298. #ifdef CONFIG_USE_IRQ
  299. sub r0, r0, #(CONFIG_STACKSIZE_IRQ + CONFIG_STACKSIZE_FIQ)
  300. #endif
  301. sub sp, r0, #12 @ leave 3 words for abort-stack
  302. bic sp, sp, #7 @ 8-byte alignment for ABI compliance
  303. /* Clear BSS (if any). Is below tx (watch load addr - need space) */
  304. clear_bss:
  305. ldr r0, _bss_start @ find start of bss segment
  306. ldr r1, _bss_end @ stop here
  307. mov r2, #0x00000000 @ clear value
  308. clbss_l:
  309. str r2, [r0] @ clear BSS location
  310. cmp r0, r1 @ are we at the end yet
  311. add r0, r0, #4 @ increment clear index pointer
  312. bne clbss_l @ keep clearing till at end
  313. ldr pc, _start_armboot @ jump to C code
  314. _start_armboot: .word start_armboot
  315. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  316. /*************************************************************************
  317. *
  318. * CPU_init_critical registers
  319. *
  320. * setup important registers
  321. * setup memory timing
  322. *
  323. *************************************************************************/
  324. cpu_init_crit:
  325. /*
  326. * Invalidate L1 I/D
  327. */
  328. mov r0, #0 @ set up for MCR
  329. mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
  330. mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
  331. /*
  332. * disable MMU stuff and caches
  333. */
  334. mrc p15, 0, r0, c1, c0, 0
  335. bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
  336. bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
  337. orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
  338. orr r0, r0, #0x00000800 @ set bit 12 (Z---) BTB
  339. mcr p15, 0, r0, c1, c0, 0
  340. /*
  341. * Jump to board specific initialization...
  342. * The Mask ROM will have already initialized
  343. * basic memory. Go here to bump up clock rate and handle
  344. * wake up conditions.
  345. */
  346. mov ip, lr @ persevere link reg across call
  347. bl lowlevel_init @ go setup pll,mux,memory
  348. mov lr, ip @ restore link
  349. mov pc, lr @ back to my caller
  350. /*
  351. *************************************************************************
  352. *
  353. * Interrupt handling
  354. *
  355. *************************************************************************
  356. */
  357. @
  358. @ IRQ stack frame.
  359. @
  360. #define S_FRAME_SIZE 72
  361. #define S_OLD_R0 68
  362. #define S_PSR 64
  363. #define S_PC 60
  364. #define S_LR 56
  365. #define S_SP 52
  366. #define S_IP 48
  367. #define S_FP 44
  368. #define S_R10 40
  369. #define S_R9 36
  370. #define S_R8 32
  371. #define S_R7 28
  372. #define S_R6 24
  373. #define S_R5 20
  374. #define S_R4 16
  375. #define S_R3 12
  376. #define S_R2 8
  377. #define S_R1 4
  378. #define S_R0 0
  379. #define MODE_SVC 0x13
  380. #define I_BIT 0x80
  381. /*
  382. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  383. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  384. */
  385. .macro bad_save_user_regs
  386. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
  387. @ user stack
  388. stmia sp, {r0 - r12} @ Save user registers (now in
  389. @ svc mode) r0-r12
  390. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  391. ldr r2, _armboot_start
  392. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  393. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE + 8) @ set base 2 words into abort
  394. #else
  395. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
  396. @ stack
  397. #endif
  398. ldmia r2, {r2 - r3} @ get values for "aborted" pc
  399. @ and cpsr (into parm regs)
  400. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  401. add r5, sp, #S_SP
  402. mov r1, lr
  403. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  404. mov r0, sp @ save current stack into r0
  405. @ (param register)
  406. .endm
  407. .macro irq_save_user_regs
  408. sub sp, sp, #S_FRAME_SIZE
  409. stmia sp, {r0 - r12} @ Calling r0-r12
  410. add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
  411. @ a reserved stack spot would
  412. @ be good.
  413. stmdb r8, {sp, lr}^ @ Calling SP, LR
  414. str lr, [r8, #0] @ Save calling PC
  415. mrs r6, spsr
  416. str r6, [r8, #4] @ Save CPSR
  417. str r0, [r8, #8] @ Save OLD_R0
  418. mov r0, sp
  419. .endm
  420. .macro irq_restore_user_regs
  421. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  422. mov r0, r0
  423. ldr lr, [sp, #S_PC] @ Get PC
  424. add sp, sp, #S_FRAME_SIZE
  425. subs pc, lr, #4 @ return & move spsr_svc into
  426. @ cpsr
  427. .endm
  428. .macro get_bad_stack
  429. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  430. ldr r13, _armboot_start @ setup our mode stack (enter
  431. sub r13, r13, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  432. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE + 8) @ move to reserved a couple
  433. #else
  434. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
  435. @ in banked mode)
  436. #endif
  437. str lr, [r13] @ save caller lr in position 0
  438. @ of saved stack
  439. mrs lr, spsr @ get the spsr
  440. str lr, [r13, #4] @ save spsr in position 1 of
  441. @ saved stack
  442. mov r13, #MODE_SVC @ prepare SVC-Mode
  443. @ msr spsr_c, r13
  444. msr spsr, r13 @ switch modes, make sure
  445. @ moves will execute
  446. mov lr, pc @ capture return pc
  447. movs pc, lr @ jump to next instruction &
  448. @ switch modes.
  449. .endm
  450. .macro get_bad_stack_swi
  451. sub r13, r13, #4 @ space on current stack for
  452. @ scratch reg.
  453. str r0, [r13] @ save R0's value.
  454. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  455. ldr r0, _armboot_start @ get data regions start
  456. sub r0, r0, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  457. sub r0, r0, #(CONFIG_SYS_GBL_DATA_SIZE + 8) @ move past gbl and a couple
  458. #else
  459. ldr r0, IRQ_STACK_START_IN @ get data regions start
  460. @ spots for abort stack
  461. #endif
  462. str lr, [r0] @ save caller lr in position 0
  463. @ of saved stack
  464. mrs r0, spsr @ get the spsr
  465. str lr, [r0, #4] @ save spsr in position 1 of
  466. @ saved stack
  467. ldr r0, [r13] @ restore r0
  468. add r13, r13, #4 @ pop stack entry
  469. .endm
  470. .macro get_irq_stack @ setup IRQ stack
  471. ldr sp, IRQ_STACK_START
  472. .endm
  473. .macro get_fiq_stack @ setup FIQ stack
  474. ldr sp, FIQ_STACK_START
  475. .endm
  476. /*
  477. * exception handlers
  478. */
  479. .align 5
  480. undefined_instruction:
  481. get_bad_stack
  482. bad_save_user_regs
  483. bl do_undefined_instruction
  484. .align 5
  485. software_interrupt:
  486. get_bad_stack_swi
  487. bad_save_user_regs
  488. bl do_software_interrupt
  489. .align 5
  490. prefetch_abort:
  491. get_bad_stack
  492. bad_save_user_regs
  493. bl do_prefetch_abort
  494. .align 5
  495. data_abort:
  496. get_bad_stack
  497. bad_save_user_regs
  498. bl do_data_abort
  499. .align 5
  500. not_used:
  501. get_bad_stack
  502. bad_save_user_regs
  503. bl do_not_used
  504. #ifdef CONFIG_USE_IRQ
  505. .align 5
  506. irq:
  507. get_irq_stack
  508. irq_save_user_regs
  509. bl do_irq
  510. irq_restore_user_regs
  511. .align 5
  512. fiq:
  513. get_fiq_stack
  514. /* someone ought to write a more effective fiq_save_user_regs */
  515. irq_save_user_regs
  516. bl do_fiq
  517. irq_restore_user_regs
  518. #else
  519. .align 5
  520. irq:
  521. get_bad_stack
  522. bad_save_user_regs
  523. bl do_irq
  524. .align 5
  525. fiq:
  526. get_bad_stack
  527. bad_save_user_regs
  528. bl do_fiq
  529. #endif