start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <version.h>
  34. /*
  35. *************************************************************************
  36. *
  37. * Jump vector table as in table 3.1 in [1]
  38. *
  39. *************************************************************************
  40. */
  41. .globl _start
  42. _start:
  43. b reset
  44. ldr pc, _undefined_instruction
  45. ldr pc, _software_interrupt
  46. ldr pc, _prefetch_abort
  47. ldr pc, _data_abort
  48. ldr pc, _not_used
  49. ldr pc, _irq
  50. ldr pc, _fiq
  51. _undefined_instruction:
  52. .word undefined_instruction
  53. _software_interrupt:
  54. .word software_interrupt
  55. _prefetch_abort:
  56. .word prefetch_abort
  57. _data_abort:
  58. .word data_abort
  59. _not_used:
  60. .word not_used
  61. _irq:
  62. .word irq
  63. _fiq:
  64. .word fiq
  65. .balignl 16,0xdeadbeef
  66. /*
  67. *************************************************************************
  68. *
  69. * Startup Code (reset vector)
  70. *
  71. * do important init only if we don't start from memory!
  72. * setup Memory and board specific bits prior to relocation.
  73. * relocate armboot to ram
  74. * setup stack
  75. *
  76. *************************************************************************
  77. */
  78. .globl _TEXT_BASE
  79. _TEXT_BASE:
  80. .word CONFIG_SYS_TEXT_BASE
  81. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  82. .globl _armboot_start
  83. _armboot_start:
  84. .word _start
  85. #endif
  86. /*
  87. * These are defined in the board-specific linker script.
  88. */
  89. .globl _bss_start
  90. _bss_start:
  91. .word __bss_start
  92. .globl _bss_end
  93. _bss_end:
  94. .word _end
  95. #ifdef CONFIG_USE_IRQ
  96. /* IRQ stack memory (calculated at run-time) */
  97. .globl IRQ_STACK_START
  98. IRQ_STACK_START:
  99. .word 0x0badc0de
  100. /* IRQ stack memory (calculated at run-time) */
  101. .globl FIQ_STACK_START
  102. FIQ_STACK_START:
  103. .word 0x0badc0de
  104. #endif
  105. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  106. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  107. .globl IRQ_STACK_START_IN
  108. IRQ_STACK_START_IN:
  109. .word 0x0badc0de
  110. .globl _datarel_start
  111. _datarel_start:
  112. .word __datarel_start
  113. .globl _datarelrolocal_start
  114. _datarelrolocal_start:
  115. .word __datarelrolocal_start
  116. .globl _datarellocal_start
  117. _datarellocal_start:
  118. .word __datarellocal_start
  119. .globl _datarelro_start
  120. _datarelro_start:
  121. .word __datarelro_start
  122. .globl _got_start
  123. _got_start:
  124. .word __got_start
  125. .globl _got_end
  126. _got_end:
  127. .word __got_end
  128. /*
  129. * the actual reset code
  130. */
  131. reset:
  132. /*
  133. * set the cpu to SVC32 mode
  134. */
  135. mrs r0,cpsr
  136. bic r0,r0,#0x1f
  137. orr r0,r0,#0xd3
  138. msr cpsr,r0
  139. /*
  140. * we do sys-critical inits only at reboot,
  141. * not when booting from ram!
  142. */
  143. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  144. bl cpu_init_crit
  145. #endif
  146. /* Set stackpointer in internal RAM to call board_init_f */
  147. call_board_init_f:
  148. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  149. ldr r0,=0x00000000
  150. bl board_init_f
  151. /*------------------------------------------------------------------------------*/
  152. /*
  153. * void relocate_code (addr_sp, gd, addr_moni)
  154. *
  155. * This "function" does not return, instead it continues in RAM
  156. * after relocating the monitor code.
  157. *
  158. */
  159. .globl relocate_code
  160. relocate_code:
  161. mov r4, r0 /* save addr_sp */
  162. mov r5, r1 /* save addr of gd */
  163. mov r6, r2 /* save addr of destination */
  164. mov r7, r2 /* save addr of destination */
  165. /* Set up the stack */
  166. stack_setup:
  167. mov sp, r4
  168. adr r0, _start
  169. ldr r2, _TEXT_BASE
  170. ldr r3, _bss_start
  171. sub r2, r3, r2 /* r2 <- size of armboot */
  172. add r2, r0, r2 /* r2 <- source end address */
  173. cmp r0, r6
  174. beq clear_bss
  175. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  176. copy_loop:
  177. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  178. stmia r6!, {r9-r10} /* copy to target address [r1] */
  179. cmp r0, r2 /* until source end address [r2] */
  180. blo copy_loop
  181. #ifndef CONFIG_PRELOADER
  182. /* fix got entries */
  183. ldr r1, _TEXT_BASE /* Text base */
  184. mov r0, r7 /* reloc addr */
  185. ldr r2, _got_start /* addr in Flash */
  186. ldr r3, _got_end /* addr in Flash */
  187. sub r3, r3, r1
  188. add r3, r3, r0
  189. sub r2, r2, r1
  190. add r2, r2, r0
  191. fixloop:
  192. ldr r4, [r2]
  193. sub r4, r4, r1
  194. add r4, r4, r0
  195. str r4, [r2]
  196. add r2, r2, #4
  197. cmp r2, r3
  198. bne fixloop
  199. #endif
  200. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  201. clear_bss:
  202. #ifndef CONFIG_PRELOADER
  203. ldr r0, _bss_start
  204. ldr r1, _bss_end
  205. ldr r3, _TEXT_BASE /* Text base */
  206. mov r4, r7 /* reloc addr */
  207. sub r0, r0, r3
  208. add r0, r0, r4
  209. sub r1, r1, r3
  210. add r1, r1, r4
  211. mov r2, #0x00000000 /* clear */
  212. clbss_l:str r2, [r0] /* clear loop... */
  213. add r0, r0, #4
  214. cmp r0, r1
  215. bne clbss_l
  216. #endif
  217. /*
  218. * We are done. Do not return, instead branch to second part of board
  219. * initialization, now running from RAM.
  220. */
  221. #ifdef CONFIG_NAND_SPL
  222. ldr pc, _nand_boot
  223. _nand_boot: .word nand_boot
  224. #else
  225. ldr r0, _TEXT_BASE
  226. ldr r2, _board_init_r
  227. sub r2, r2, r0
  228. add r2, r2, r7 /* position from board_init_r in RAM */
  229. /* setup parameters for board_init_r */
  230. mov r0, r5 /* gd_t */
  231. mov r1, r7 /* dest_addr */
  232. /* jump to it ... */
  233. mov lr, r2
  234. mov pc, lr
  235. _board_init_r: .word board_init_r
  236. #endif
  237. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  238. /*
  239. * the actual reset code
  240. */
  241. reset:
  242. /*
  243. * set the cpu to SVC32 mode
  244. */
  245. mrs r0,cpsr
  246. bic r0,r0,#0x1f
  247. orr r0,r0,#0xd3
  248. msr cpsr,r0
  249. /*
  250. * we do sys-critical inits only at reboot,
  251. * not when booting from ram!
  252. */
  253. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  254. bl cpu_init_crit
  255. #endif
  256. relocate: /* relocate U-Boot to RAM */
  257. adr r0, _start /* r0 <- current position of code */
  258. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  259. cmp r0, r1 /* don't reloc during debug */
  260. beq stack_setup
  261. ldr r2, _armboot_start
  262. ldr r3, _bss_start
  263. sub r2, r3, r2 /* r2 <- size of armboot */
  264. add r2, r0, r2 /* r2 <- source end address */
  265. copy_loop:
  266. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  267. stmia r1!, {r3-r10} /* copy to target address [r1] */
  268. cmp r0, r2 /* until source end address [r2] */
  269. blo copy_loop
  270. /* Set up the stack */
  271. stack_setup:
  272. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  273. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  274. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  275. #ifdef CONFIG_USE_IRQ
  276. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  277. #endif
  278. sub sp, r0, #12 /* leave 3 words for abort-stack */
  279. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  280. clear_bss:
  281. ldr r0, _bss_start /* find start of bss segment */
  282. ldr r1, _bss_end /* stop here */
  283. mov r2, #0x00000000 /* clear */
  284. clbss_l:str r2, [r0] /* clear loop... */
  285. add r0, r0, #4
  286. cmp r0, r1
  287. bne clbss_l
  288. ldr pc, _start_armboot
  289. _start_armboot:
  290. .word start_armboot
  291. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  292. /*
  293. *************************************************************************
  294. *
  295. * CPU_init_critical registers
  296. *
  297. * setup important registers
  298. * setup memory timing
  299. *
  300. *************************************************************************
  301. */
  302. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  303. cpu_init_crit:
  304. /*
  305. * flush v4 I/D caches
  306. */
  307. mov r0, #0
  308. mcr p15, 0, r0, c7, c5, 0 /* flush v4 I-cache */
  309. mcr p15, 0, r0, c7, c6, 0 /* flush v4 D-cache */
  310. /*
  311. * disable MMU stuff and caches
  312. */
  313. mrc p15, 0, r0, c1, c0, 0
  314. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  315. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  316. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  317. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  318. mcr p15, 0, r0, c1, c0, 0
  319. /*
  320. * Go setup Memory and board specific bits prior to relocation.
  321. */
  322. mov ip, lr /* perserve link reg across call */
  323. bl lowlevel_init /* go setup memory */
  324. mov lr, ip /* restore link */
  325. mov pc, lr /* back to my caller */
  326. #endif
  327. /*
  328. *************************************************************************
  329. *
  330. * Interrupt handling
  331. *
  332. *************************************************************************
  333. */
  334. @
  335. @ IRQ stack frame.
  336. @
  337. #define S_FRAME_SIZE 72
  338. #define S_OLD_R0 68
  339. #define S_PSR 64
  340. #define S_PC 60
  341. #define S_LR 56
  342. #define S_SP 52
  343. #define S_IP 48
  344. #define S_FP 44
  345. #define S_R10 40
  346. #define S_R9 36
  347. #define S_R8 32
  348. #define S_R7 28
  349. #define S_R6 24
  350. #define S_R5 20
  351. #define S_R4 16
  352. #define S_R3 12
  353. #define S_R2 8
  354. #define S_R1 4
  355. #define S_R0 0
  356. #define MODE_SVC 0x13
  357. #define I_BIT 0x80
  358. /*
  359. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  360. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  361. */
  362. .macro bad_save_user_regs
  363. @ carve out a frame on current user stack
  364. sub sp, sp, #S_FRAME_SIZE
  365. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  366. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  367. ldr r2, _armboot_start
  368. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  369. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  370. #else
  371. ldr r2, IRQ_STACK_START_IN
  372. #endif
  373. @ get values for "aborted" pc and cpsr (into parm regs)
  374. ldmia r2, {r2 - r3}
  375. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  376. add r5, sp, #S_SP
  377. mov r1, lr
  378. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  379. mov r0, sp @ save current stack into r0 (param register)
  380. .endm
  381. .macro irq_save_user_regs
  382. sub sp, sp, #S_FRAME_SIZE
  383. stmia sp, {r0 - r12} @ Calling r0-r12
  384. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  385. add r8, sp, #S_PC
  386. stmdb r8, {sp, lr}^ @ Calling SP, LR
  387. str lr, [r8, #0] @ Save calling PC
  388. mrs r6, spsr
  389. str r6, [r8, #4] @ Save CPSR
  390. str r0, [r8, #8] @ Save OLD_R0
  391. mov r0, sp
  392. .endm
  393. .macro irq_restore_user_regs
  394. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  395. mov r0, r0
  396. ldr lr, [sp, #S_PC] @ Get PC
  397. add sp, sp, #S_FRAME_SIZE
  398. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  399. .endm
  400. .macro get_bad_stack
  401. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  402. ldr r13, _armboot_start @ setup our mode stack
  403. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  404. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  405. #else
  406. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  407. #endif
  408. str lr, [r13] @ save caller lr in position 0 of saved stack
  409. mrs lr, spsr @ get the spsr
  410. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  411. mov r13, #MODE_SVC @ prepare SVC-Mode
  412. @ msr spsr_c, r13
  413. msr spsr, r13 @ switch modes, make sure moves will execute
  414. mov lr, pc @ capture return pc
  415. movs pc, lr @ jump to next instruction & switch modes.
  416. .endm
  417. .macro get_irq_stack @ setup IRQ stack
  418. ldr sp, IRQ_STACK_START
  419. .endm
  420. .macro get_fiq_stack @ setup FIQ stack
  421. ldr sp, FIQ_STACK_START
  422. .endm
  423. /*
  424. * exception handlers
  425. */
  426. .align 5
  427. undefined_instruction:
  428. get_bad_stack
  429. bad_save_user_regs
  430. bl do_undefined_instruction
  431. .align 5
  432. software_interrupt:
  433. get_bad_stack
  434. bad_save_user_regs
  435. bl do_software_interrupt
  436. .align 5
  437. prefetch_abort:
  438. get_bad_stack
  439. bad_save_user_regs
  440. bl do_prefetch_abort
  441. .align 5
  442. data_abort:
  443. get_bad_stack
  444. bad_save_user_regs
  445. bl do_data_abort
  446. .align 5
  447. not_used:
  448. get_bad_stack
  449. bad_save_user_regs
  450. bl do_not_used
  451. #ifdef CONFIG_USE_IRQ
  452. .align 5
  453. irq:
  454. get_irq_stack
  455. irq_save_user_regs
  456. bl do_irq
  457. irq_restore_user_regs
  458. .align 5
  459. fiq:
  460. get_fiq_stack
  461. /* someone ought to write a more effiction fiq_save_user_regs */
  462. irq_save_user_regs
  463. bl do_fiq
  464. irq_restore_user_regs
  465. #else
  466. .align 5
  467. irq:
  468. get_bad_stack
  469. bad_save_user_regs
  470. bl do_irq
  471. .align 5
  472. fiq:
  473. get_bad_stack
  474. bad_save_user_regs
  475. bl do_fiq
  476. #endif
  477. # ifdef CONFIG_INTEGRATOR
  478. /* Satisfied by general board level routine */
  479. #else
  480. .align 5
  481. .globl reset_cpu
  482. reset_cpu:
  483. ldr r1, rstctl1 /* get clkm1 reset ctl */
  484. mov r3, #0x0
  485. strh r3, [r1] /* clear it */
  486. mov r3, #0x8
  487. strh r3, [r1] /* force dsp+arm reset */
  488. _loop_forever:
  489. b _loop_forever
  490. rstctl1:
  491. .word 0xfffece10
  492. #endif /* #ifdef CONFIG_INTEGRATOR */