start.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <common.h>
  34. #include <version.h>
  35. #if defined(CONFIG_OMAP1610)
  36. #include <./configs/omap1510.h>
  37. #elif defined(CONFIG_OMAP730)
  38. #include <./configs/omap730.h>
  39. #endif
  40. /*
  41. *************************************************************************
  42. *
  43. * Jump vector table as in table 3.1 in [1]
  44. *
  45. *************************************************************************
  46. */
  47. .globl _start
  48. _start:
  49. b reset
  50. #ifdef CONFIG_PRELOADER
  51. /* No exception handlers in preloader */
  52. ldr pc, _hang
  53. ldr pc, _hang
  54. ldr pc, _hang
  55. ldr pc, _hang
  56. ldr pc, _hang
  57. ldr pc, _hang
  58. ldr pc, _hang
  59. _hang:
  60. .word do_hang
  61. /* pad to 64 byte boundary */
  62. .word 0x12345678
  63. .word 0x12345678
  64. .word 0x12345678
  65. .word 0x12345678
  66. .word 0x12345678
  67. .word 0x12345678
  68. .word 0x12345678
  69. #else
  70. ldr pc, _undefined_instruction
  71. ldr pc, _software_interrupt
  72. ldr pc, _prefetch_abort
  73. ldr pc, _data_abort
  74. ldr pc, _not_used
  75. ldr pc, _irq
  76. ldr pc, _fiq
  77. _undefined_instruction:
  78. .word undefined_instruction
  79. _software_interrupt:
  80. .word software_interrupt
  81. _prefetch_abort:
  82. .word prefetch_abort
  83. _data_abort:
  84. .word data_abort
  85. _not_used:
  86. .word not_used
  87. _irq:
  88. .word irq
  89. _fiq:
  90. .word fiq
  91. #endif /* CONFIG_PRELOADER */
  92. .balignl 16,0xdeadbeef
  93. /*
  94. *************************************************************************
  95. *
  96. * Startup Code (reset vector)
  97. *
  98. * do important init only if we don't start from memory!
  99. * setup Memory and board specific bits prior to relocation.
  100. * relocate armboot to ram
  101. * setup stack
  102. *
  103. *************************************************************************
  104. */
  105. .globl _TEXT_BASE
  106. _TEXT_BASE:
  107. .word CONFIG_SYS_TEXT_BASE
  108. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  109. .globl _armboot_start
  110. _armboot_start:
  111. .word _start
  112. #endif
  113. /*
  114. * These are defined in the board-specific linker script.
  115. */
  116. .globl _bss_start
  117. _bss_start:
  118. .word __bss_start
  119. .globl _bss_end
  120. _bss_end:
  121. .word _end
  122. #ifdef CONFIG_USE_IRQ
  123. /* IRQ stack memory (calculated at run-time) */
  124. .globl IRQ_STACK_START
  125. IRQ_STACK_START:
  126. .word 0x0badc0de
  127. /* IRQ stack memory (calculated at run-time) */
  128. .globl FIQ_STACK_START
  129. FIQ_STACK_START:
  130. .word 0x0badc0de
  131. #endif
  132. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  133. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  134. .globl IRQ_STACK_START_IN
  135. IRQ_STACK_START_IN:
  136. .word 0x0badc0de
  137. .globl _datarel_start
  138. _datarel_start:
  139. .word __datarel_start
  140. .globl _datarelrolocal_start
  141. _datarelrolocal_start:
  142. .word __datarelrolocal_start
  143. .globl _datarellocal_start
  144. _datarellocal_start:
  145. .word __datarellocal_start
  146. .globl _datarelro_start
  147. _datarelro_start:
  148. .word __datarelro_start
  149. .globl _got_start
  150. _got_start:
  151. .word __got_start
  152. .globl _got_end
  153. _got_end:
  154. .word __got_end
  155. /*
  156. * the actual reset code
  157. */
  158. reset:
  159. /*
  160. * set the cpu to SVC32 mode
  161. */
  162. mrs r0,cpsr
  163. bic r0,r0,#0x1f
  164. orr r0,r0,#0xd3
  165. msr cpsr,r0
  166. /*
  167. * we do sys-critical inits only at reboot,
  168. * not when booting from ram!
  169. */
  170. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  171. bl cpu_init_crit
  172. #endif
  173. /* Set stackpointer in internal RAM to call board_init_f */
  174. call_board_init_f:
  175. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  176. ldr r0,=0x00000000
  177. bl board_init_f
  178. /*------------------------------------------------------------------------------*/
  179. /*
  180. * void relocate_code (addr_sp, gd, addr_moni)
  181. *
  182. * This "function" does not return, instead it continues in RAM
  183. * after relocating the monitor code.
  184. *
  185. */
  186. .globl relocate_code
  187. relocate_code:
  188. mov r4, r0 /* save addr_sp */
  189. mov r5, r1 /* save addr of gd */
  190. mov r6, r2 /* save addr of destination */
  191. mov r7, r2 /* save addr of destination */
  192. /* Set up the stack */
  193. stack_setup:
  194. mov sp, r4
  195. adr r0, _start
  196. ldr r2, _TEXT_BASE
  197. ldr r3, _bss_start
  198. sub r2, r3, r2 /* r2 <- size of armboot */
  199. add r2, r0, r2 /* r2 <- source end address */
  200. cmp r0, r6
  201. beq clear_bss
  202. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  203. copy_loop:
  204. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  205. stmia r6!, {r9-r10} /* copy to target address [r1] */
  206. cmp r0, r2 /* until source end address [r2] */
  207. blo copy_loop
  208. #ifndef CONFIG_PRELOADER
  209. /* fix got entries */
  210. ldr r1, _TEXT_BASE /* Text base */
  211. mov r0, r7 /* reloc addr */
  212. ldr r2, _got_start /* addr in Flash */
  213. ldr r3, _got_end /* addr in Flash */
  214. sub r3, r3, r1
  215. add r3, r3, r0
  216. sub r2, r2, r1
  217. add r2, r2, r0
  218. fixloop:
  219. ldr r4, [r2]
  220. sub r4, r4, r1
  221. add r4, r4, r0
  222. str r4, [r2]
  223. add r2, r2, #4
  224. cmp r2, r3
  225. bne fixloop
  226. #endif
  227. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  228. clear_bss:
  229. #ifndef CONFIG_PRELOADER
  230. ldr r0, _bss_start
  231. ldr r1, _bss_end
  232. ldr r3, _TEXT_BASE /* Text base */
  233. mov r4, r7 /* reloc addr */
  234. sub r0, r0, r3
  235. add r0, r0, r4
  236. sub r1, r1, r3
  237. add r1, r1, r4
  238. mov r2, #0x00000000 /* clear */
  239. clbss_l:str r2, [r0] /* clear loop... */
  240. add r0, r0, #4
  241. cmp r0, r1
  242. bne clbss_l
  243. bl coloured_LED_init
  244. bl red_LED_on
  245. #endif
  246. /*
  247. * We are done. Do not return, instead branch to second part of board
  248. * initialization, now running from RAM.
  249. */
  250. #ifdef CONFIG_NAND_SPL
  251. ldr pc, _nand_boot
  252. _nand_boot: .word nand_boot
  253. #else
  254. ldr r0, _TEXT_BASE
  255. ldr r2, _board_init_r
  256. sub r2, r2, r0
  257. add r2, r2, r7 /* position from board_init_r in RAM */
  258. /* setup parameters for board_init_r */
  259. mov r0, r5 /* gd_t */
  260. mov r1, r7 /* dest_addr */
  261. /* jump to it ... */
  262. mov lr, r2
  263. mov pc, lr
  264. _board_init_r: .word board_init_r
  265. #endif
  266. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  267. /*
  268. * the actual reset code
  269. */
  270. reset:
  271. /*
  272. * set the cpu to SVC32 mode
  273. */
  274. mrs r0,cpsr
  275. bic r0,r0,#0x1f
  276. orr r0,r0,#0xd3
  277. msr cpsr,r0
  278. /*
  279. * we do sys-critical inits only at reboot,
  280. * not when booting from ram!
  281. */
  282. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  283. bl cpu_init_crit
  284. #endif
  285. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  286. relocate: /* relocate U-Boot to RAM */
  287. adr r0, _start /* r0 <- current position of code */
  288. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  289. cmp r0, r1 /* don't reloc during debug */
  290. beq stack_setup
  291. ldr r2, _armboot_start
  292. ldr r3, _bss_start
  293. sub r2, r3, r2 /* r2 <- size of armboot */
  294. add r2, r0, r2 /* r2 <- source end address */
  295. copy_loop:
  296. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  297. stmia r1!, {r3-r10} /* copy to target address [r1] */
  298. cmp r0, r2 /* until source end address [r2] */
  299. blo copy_loop
  300. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  301. /* Set up the stack */
  302. stack_setup:
  303. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  304. sub sp, r0, #128 /* leave 32 words for abort-stack */
  305. #ifndef CONFIG_PRELOADER
  306. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  307. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  308. #ifdef CONFIG_USE_IRQ
  309. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  310. #endif
  311. #endif /* CONFIG_PRELOADER */
  312. sub sp, r0, #12 /* leave 3 words for abort-stack */
  313. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  314. clear_bss:
  315. ldr r0, _bss_start /* find start of bss segment */
  316. ldr r1, _bss_end /* stop here */
  317. mov r2, #0x00000000 /* clear */
  318. #ifndef CONFIG_PRELOADER
  319. clbss_l:str r2, [r0] /* clear loop... */
  320. add r0, r0, #4
  321. cmp r0, r1
  322. blo clbss_l
  323. bl coloured_LED_init
  324. bl red_LED_on
  325. #endif /* CONFIG_PRELOADER */
  326. ldr pc, _start_armboot
  327. _start_armboot:
  328. #ifdef CONFIG_NAND_SPL
  329. .word nand_boot
  330. #else
  331. .word start_armboot
  332. #endif /* CONFIG_NAND_SPL */
  333. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  334. /*
  335. *************************************************************************
  336. *
  337. * CPU_init_critical registers
  338. *
  339. * setup important registers
  340. * setup memory timing
  341. *
  342. *************************************************************************
  343. */
  344. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  345. cpu_init_crit:
  346. /*
  347. * flush v4 I/D caches
  348. */
  349. mov r0, #0
  350. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  351. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  352. /*
  353. * disable MMU stuff and caches
  354. */
  355. mrc p15, 0, r0, c1, c0, 0
  356. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  357. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  358. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  359. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  360. mcr p15, 0, r0, c1, c0, 0
  361. /*
  362. * Go setup Memory and board specific bits prior to relocation.
  363. */
  364. mov ip, lr /* perserve link reg across call */
  365. bl lowlevel_init /* go setup pll,mux,memory */
  366. mov lr, ip /* restore link */
  367. mov pc, lr /* back to my caller */
  368. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  369. #ifndef CONFIG_PRELOADER
  370. /*
  371. *************************************************************************
  372. *
  373. * Interrupt handling
  374. *
  375. *************************************************************************
  376. */
  377. @
  378. @ IRQ stack frame.
  379. @
  380. #define S_FRAME_SIZE 72
  381. #define S_OLD_R0 68
  382. #define S_PSR 64
  383. #define S_PC 60
  384. #define S_LR 56
  385. #define S_SP 52
  386. #define S_IP 48
  387. #define S_FP 44
  388. #define S_R10 40
  389. #define S_R9 36
  390. #define S_R8 32
  391. #define S_R7 28
  392. #define S_R6 24
  393. #define S_R5 20
  394. #define S_R4 16
  395. #define S_R3 12
  396. #define S_R2 8
  397. #define S_R1 4
  398. #define S_R0 0
  399. #define MODE_SVC 0x13
  400. #define I_BIT 0x80
  401. /*
  402. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  403. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  404. */
  405. .macro bad_save_user_regs
  406. @ carve out a frame on current user stack
  407. sub sp, sp, #S_FRAME_SIZE
  408. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  409. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  410. ldr r2, _armboot_start
  411. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  412. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  413. #else
  414. ldr r2, IRQ_STACK_START_IN
  415. #endif
  416. @ get values for "aborted" pc and cpsr (into parm regs)
  417. ldmia r2, {r2 - r3}
  418. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  419. add r5, sp, #S_SP
  420. mov r1, lr
  421. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  422. mov r0, sp @ save current stack into r0 (param register)
  423. .endm
  424. .macro irq_save_user_regs
  425. sub sp, sp, #S_FRAME_SIZE
  426. stmia sp, {r0 - r12} @ Calling r0-r12
  427. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  428. add r8, sp, #S_PC
  429. stmdb r8, {sp, lr}^ @ Calling SP, LR
  430. str lr, [r8, #0] @ Save calling PC
  431. mrs r6, spsr
  432. str r6, [r8, #4] @ Save CPSR
  433. str r0, [r8, #8] @ Save OLD_R0
  434. mov r0, sp
  435. .endm
  436. .macro irq_restore_user_regs
  437. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  438. mov r0, r0
  439. ldr lr, [sp, #S_PC] @ Get PC
  440. add sp, sp, #S_FRAME_SIZE
  441. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  442. .endm
  443. .macro get_bad_stack
  444. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  445. ldr r13, _armboot_start @ setup our mode stack
  446. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  447. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  448. #else
  449. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  450. #endif
  451. str lr, [r13] @ save caller lr in position 0 of saved stack
  452. mrs lr, spsr @ get the spsr
  453. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  454. mov r13, #MODE_SVC @ prepare SVC-Mode
  455. @ msr spsr_c, r13
  456. msr spsr, r13 @ switch modes, make sure moves will execute
  457. mov lr, pc @ capture return pc
  458. movs pc, lr @ jump to next instruction & switch modes.
  459. .endm
  460. .macro get_irq_stack @ setup IRQ stack
  461. ldr sp, IRQ_STACK_START
  462. .endm
  463. .macro get_fiq_stack @ setup FIQ stack
  464. ldr sp, FIQ_STACK_START
  465. .endm
  466. #endif /* CONFIG_PRELOADER */
  467. /*
  468. * exception handlers
  469. */
  470. #ifdef CONFIG_PRELOADER
  471. .align 5
  472. do_hang:
  473. ldr sp, _TEXT_BASE /* switch to abort stack */
  474. 1:
  475. bl 1b /* hang and never return */
  476. #else /* !CONFIG_PRELOADER */
  477. .align 5
  478. undefined_instruction:
  479. get_bad_stack
  480. bad_save_user_regs
  481. bl do_undefined_instruction
  482. .align 5
  483. software_interrupt:
  484. get_bad_stack
  485. bad_save_user_regs
  486. bl do_software_interrupt
  487. .align 5
  488. prefetch_abort:
  489. get_bad_stack
  490. bad_save_user_regs
  491. bl do_prefetch_abort
  492. .align 5
  493. data_abort:
  494. get_bad_stack
  495. bad_save_user_regs
  496. bl do_data_abort
  497. .align 5
  498. not_used:
  499. get_bad_stack
  500. bad_save_user_regs
  501. bl do_not_used
  502. #ifdef CONFIG_USE_IRQ
  503. .align 5
  504. irq:
  505. get_irq_stack
  506. irq_save_user_regs
  507. bl do_irq
  508. irq_restore_user_regs
  509. .align 5
  510. fiq:
  511. get_fiq_stack
  512. /* someone ought to write a more effiction fiq_save_user_regs */
  513. irq_save_user_regs
  514. bl do_fiq
  515. irq_restore_user_regs
  516. #else
  517. .align 5
  518. irq:
  519. get_bad_stack
  520. bad_save_user_regs
  521. bl do_irq
  522. .align 5
  523. fiq:
  524. get_bad_stack
  525. bad_save_user_regs
  526. bl do_fiq
  527. #endif
  528. #endif /* CONFIG_PRELOADER */