cpu.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191
  1. /*
  2. * Copyright (C) 2004 Texas Instruments.
  3. * Copyright (C) 2009 David Brownell
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <common.h>
  23. #include <netdev.h>
  24. #include <asm/arch/hardware.h>
  25. #include <asm/io.h>
  26. /* offsets from PLL controller base */
  27. #define PLLC_PLLCTL 0x100
  28. #define PLLC_PLLM 0x110
  29. #define PLLC_PREDIV 0x114
  30. #define PLLC_PLLDIV1 0x118
  31. #define PLLC_PLLDIV2 0x11c
  32. #define PLLC_PLLDIV3 0x120
  33. #define PLLC_POSTDIV 0x128
  34. #define PLLC_BPDIV 0x12c
  35. #define PLLC_PLLDIV4 0x160
  36. #define PLLC_PLLDIV5 0x164
  37. #define PLLC_PLLDIV6 0x168
  38. #define PLLC_PLLDIV8 0x170
  39. #define PLLC_PLLDIV9 0x174
  40. #define BIT(x) (1 << (x))
  41. /* SOC-specific pll info */
  42. #ifdef CONFIG_SOC_DM355
  43. #define ARM_PLLDIV PLLC_PLLDIV1
  44. #define DDR_PLLDIV PLLC_PLLDIV1
  45. #endif
  46. #ifdef CONFIG_SOC_DM644X
  47. #define ARM_PLLDIV PLLC_PLLDIV2
  48. #define DSP_PLLDIV PLLC_PLLDIV1
  49. #define DDR_PLLDIV PLLC_PLLDIV2
  50. #endif
  51. #ifdef CONFIG_SOC_DM6447
  52. #define ARM_PLLDIV PLLC_PLLDIV2
  53. #define DSP_PLLDIV PLLC_PLLDIV1
  54. #define DDR_PLLDIV PLLC_PLLDIV1
  55. #endif
  56. #ifdef CONFIG_SOC_DA8XX
  57. const dv_reg * const sysdiv[7] = {
  58. &davinci_pllc_regs->plldiv1, &davinci_pllc_regs->plldiv2,
  59. &davinci_pllc_regs->plldiv3, &davinci_pllc_regs->plldiv4,
  60. &davinci_pllc_regs->plldiv5, &davinci_pllc_regs->plldiv6,
  61. &davinci_pllc_regs->plldiv7
  62. };
  63. int clk_get(enum davinci_clk_ids id)
  64. {
  65. int pre_div;
  66. int pllm;
  67. int post_div;
  68. int pll_out;
  69. pll_out = CONFIG_SYS_OSCIN_FREQ;
  70. if (id == DAVINCI_AUXCLK_CLKID)
  71. goto out;
  72. /*
  73. * Lets keep this simple. Combining operations can result in
  74. * unexpected approximations
  75. */
  76. pre_div = (readl(&davinci_pllc_regs->prediv) &
  77. DAVINCI_PLLC_DIV_MASK) + 1;
  78. pllm = readl(&davinci_pllc_regs->pllm) + 1;
  79. pll_out /= pre_div;
  80. pll_out *= pllm;
  81. if (id == DAVINCI_PLLM_CLKID)
  82. goto out;
  83. post_div = (readl(&davinci_pllc_regs->postdiv) &
  84. DAVINCI_PLLC_DIV_MASK) + 1;
  85. pll_out /= post_div;
  86. if (id == DAVINCI_PLLC_CLKID)
  87. goto out;
  88. pll_out /= (readl(sysdiv[id - 1]) & DAVINCI_PLLC_DIV_MASK) + 1;
  89. out:
  90. return pll_out;
  91. }
  92. #endif /* CONFIG_SOC_DA8XX */
  93. #ifdef CONFIG_DISPLAY_CPUINFO
  94. static unsigned pll_div(volatile void *pllbase, unsigned offset)
  95. {
  96. u32 div;
  97. div = REG(pllbase + offset);
  98. return (div & BIT(15)) ? (1 + (div & 0x1f)) : 1;
  99. }
  100. static inline unsigned pll_prediv(volatile void *pllbase)
  101. {
  102. #ifdef CONFIG_SOC_DM355
  103. /* this register read seems to fail on pll0 */
  104. if (pllbase == (volatile void *)DAVINCI_PLL_CNTRL0_BASE)
  105. return 8;
  106. else
  107. return pll_div(pllbase, PLLC_PREDIV);
  108. #endif
  109. return 1;
  110. }
  111. static inline unsigned pll_postdiv(volatile void *pllbase)
  112. {
  113. #ifdef CONFIG_SOC_DM355
  114. return pll_div(pllbase, PLLC_POSTDIV);
  115. #elif defined(CONFIG_SOC_DM6446)
  116. if (pllbase == (volatile void *)DAVINCI_PLL_CNTRL0_BASE)
  117. return pll_div(pllbase, PLLC_POSTDIV);
  118. #endif
  119. return 1;
  120. }
  121. static unsigned pll_sysclk_mhz(unsigned pll_addr, unsigned div)
  122. {
  123. volatile void *pllbase = (volatile void *) pll_addr;
  124. unsigned base = CONFIG_SYS_HZ_CLOCK / 1000;
  125. /* the PLL might be bypassed */
  126. if (REG(pllbase + PLLC_PLLCTL) & BIT(0)) {
  127. base /= pll_prediv(pllbase);
  128. base *= 1 + (REG(pllbase + PLLC_PLLM) & 0x0ff);
  129. base /= pll_postdiv(pllbase);
  130. }
  131. return DIV_ROUND_UP(base, 1000 * pll_div(pllbase, div));
  132. }
  133. int print_cpuinfo(void)
  134. {
  135. /* REVISIT fetch and display CPU ID and revision information
  136. * too ... that will matter as more revisions appear.
  137. */
  138. printf("Cores: ARM %d MHz",
  139. pll_sysclk_mhz(DAVINCI_PLL_CNTRL0_BASE, ARM_PLLDIV));
  140. #ifdef DSP_PLLDIV
  141. printf(", DSP %d MHz",
  142. pll_sysclk_mhz(DAVINCI_PLL_CNTRL0_BASE, DSP_PLLDIV));
  143. #endif
  144. printf("\nDDR: %d MHz\n",
  145. /* DDR PHY uses an x2 input clock */
  146. pll_sysclk_mhz(DAVINCI_PLL_CNTRL1_BASE, DDR_PLLDIV)
  147. / 2);
  148. return 0;
  149. }
  150. #endif
  151. /*
  152. * Initializes on-chip ethernet controllers.
  153. * to override, implement board_eth_init()
  154. */
  155. int cpu_eth_init(bd_t *bis)
  156. {
  157. #if defined(CONFIG_DRIVER_TI_EMAC)
  158. davinci_emac_initialize();
  159. #endif
  160. return 0;
  161. }