at91cap9_devices.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205
  1. /*
  2. * (C) Copyright 2007-2008
  3. * Stelian Pop <stelian.pop@leadtechdesign.com>
  4. * Lead Tech Design <www.leadtechdesign.com>
  5. *
  6. * (C) Copyright 2009
  7. * Daniel Gorsulowski <daniel.gorsulowski@esd.eu>
  8. * esd electronic system design gmbh <www.esd.eu>
  9. *
  10. * See file CREDITS for list of people who contributed to this
  11. * project.
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; either version 2 of
  16. * the License, or (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  26. * MA 02111-1307 USA
  27. */
  28. #include <common.h>
  29. #include <asm/arch/at91_common.h>
  30. #include <asm/arch/at91_pmc.h>
  31. #include <asm/arch/gpio.h>
  32. #include <asm/arch/io.h>
  33. void at91_serial0_hw_init(void)
  34. {
  35. at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
  36. at91_set_a_periph(AT91_PIO_PORTA, 22, 1); /* TXD0 */
  37. at91_set_a_periph(AT91_PIO_PORTA, 23, 0); /* RXD0 */
  38. writel(1 << AT91CAP9_ID_US0, &pmc->pcer);
  39. }
  40. void at91_serial1_hw_init(void)
  41. {
  42. at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
  43. at91_set_a_periph(AT91_PIO_PORTD, 0, 1); /* TXD1 */
  44. at91_set_a_periph(AT91_PIO_PORTD, 1, 0); /* RXD1 */
  45. writel(1 << AT91CAP9_ID_US1, &pmc->pcer);
  46. }
  47. void at91_serial2_hw_init(void)
  48. {
  49. at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
  50. at91_set_a_periph(AT91_PIO_PORTD, 2, 1); /* TXD2 */
  51. at91_set_a_periph(AT91_PIO_PORTD, 3, 0); /* RXD2 */
  52. writel(1 << AT91CAP9_ID_US2, &pmc->pcer);
  53. }
  54. void at91_serial3_hw_init(void)
  55. {
  56. at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
  57. at91_set_a_periph(AT91_PIO_PORTC, 30, 0); /* DRXD */
  58. at91_set_a_periph(AT91_PIO_PORTC, 31, 1); /* DTXD */
  59. writel(1 << AT91_ID_SYS, &pmc->pcer);
  60. }
  61. void at91_serial_hw_init(void)
  62. {
  63. #ifdef CONFIG_USART0
  64. at91_serial0_hw_init();
  65. #endif
  66. #ifdef CONFIG_USART1
  67. at91_serial1_hw_init();
  68. #endif
  69. #ifdef CONFIG_USART2
  70. at91_serial2_hw_init();
  71. #endif
  72. #ifdef CONFIG_USART3 /* DBGU */
  73. at91_serial3_hw_init();
  74. #endif
  75. }
  76. #ifdef CONFIG_HAS_DATAFLASH
  77. void at91_spi0_hw_init(unsigned long cs_mask)
  78. {
  79. at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
  80. at91_set_b_periph(AT91_PIO_PORTA, 0, 0); /* SPI0_MISO */
  81. at91_set_b_periph(AT91_PIO_PORTA, 1, 0); /* SPI0_MOSI */
  82. at91_set_b_periph(AT91_PIO_PORTA, 2, 0); /* SPI0_SPCK */
  83. /* Enable clock */
  84. writel(1 << AT91CAP9_ID_SPI0, &pmc->pcer);
  85. if (cs_mask & (1 << 0)) {
  86. at91_set_b_periph(AT91_PIO_PORTA, 5, 1);
  87. }
  88. if (cs_mask & (1 << 1)) {
  89. at91_set_b_periph(AT91_PIO_PORTA, 3, 1);
  90. }
  91. if (cs_mask & (1 << 2)) {
  92. at91_set_b_periph(AT91_PIO_PORTD, 0, 1);
  93. }
  94. if (cs_mask & (1 << 3)) {
  95. at91_set_b_periph(AT91_PIO_PORTD, 1, 1);
  96. }
  97. if (cs_mask & (1 << 4)) {
  98. at91_set_pio_output(AT91_PIO_PORTA, 5, 1);
  99. }
  100. if (cs_mask & (1 << 5)) {
  101. at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
  102. }
  103. if (cs_mask & (1 << 6)) {
  104. at91_set_pio_output(AT91_PIO_PORTD, 0, 1);
  105. }
  106. if (cs_mask & (1 << 7)) {
  107. at91_set_pio_output(AT91_PIO_PORTD, 1, 1);
  108. }
  109. }
  110. void at91_spi1_hw_init(unsigned long cs_mask)
  111. {
  112. at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
  113. at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* SPI1_MISO */
  114. at91_set_a_periph(AT91_PIO_PORTB, 13, 0); /* SPI1_MOSI */
  115. at91_set_a_periph(AT91_PIO_PORTB, 14, 0); /* SPI1_SPCK */
  116. /* Enable clock */
  117. writel(1 << AT91CAP9_ID_SPI1, &pmc->pcer);
  118. if (cs_mask & (1 << 0)) {
  119. at91_set_a_periph(AT91_PIO_PORTB, 15, 1);
  120. }
  121. if (cs_mask & (1 << 1)) {
  122. at91_set_a_periph(AT91_PIO_PORTB, 16, 1);
  123. }
  124. if (cs_mask & (1 << 2)) {
  125. at91_set_a_periph(AT91_PIO_PORTB, 17, 1);
  126. }
  127. if (cs_mask & (1 << 3)) {
  128. at91_set_a_periph(AT91_PIO_PORTB, 18, 1);
  129. }
  130. if (cs_mask & (1 << 4)) {
  131. at91_set_pio_output(AT91_PIO_PORTB, 15, 1);
  132. }
  133. if (cs_mask & (1 << 5)) {
  134. at91_set_pio_output(AT91_PIO_PORTB, 16, 1);
  135. }
  136. if (cs_mask & (1 << 6)) {
  137. at91_set_pio_output(AT91_PIO_PORTB, 17, 1);
  138. }
  139. if (cs_mask & (1 << 7)) {
  140. at91_set_pio_output(AT91_PIO_PORTB, 18, 1);
  141. }
  142. }
  143. #endif
  144. #ifdef CONFIG_MACB
  145. void at91_macb_hw_init(void)
  146. {
  147. at91_set_a_periph(AT91_PIO_PORTB, 21, 0); /* ETXCK_EREFCK */
  148. at91_set_a_periph(AT91_PIO_PORTB, 22, 0); /* ERXDV */
  149. at91_set_a_periph(AT91_PIO_PORTB, 25, 0); /* ERX0 */
  150. at91_set_a_periph(AT91_PIO_PORTB, 26, 0); /* ERX1 */
  151. at91_set_a_periph(AT91_PIO_PORTB, 27, 0); /* ERXER */
  152. at91_set_a_periph(AT91_PIO_PORTB, 28, 0); /* ETXEN */
  153. at91_set_a_periph(AT91_PIO_PORTB, 23, 0); /* ETX0 */
  154. at91_set_a_periph(AT91_PIO_PORTB, 24, 0); /* ETX1 */
  155. at91_set_a_periph(AT91_PIO_PORTB, 30, 0); /* EMDIO */
  156. at91_set_a_periph(AT91_PIO_PORTB, 29, 0); /* EMDC */
  157. #ifndef CONFIG_RMII
  158. at91_set_b_periph(AT91_PIO_PORTC, 25, 0); /* ECRS */
  159. at91_set_b_periph(AT91_PIO_PORTC, 26, 0); /* ECOL */
  160. at91_set_b_periph(AT91_PIO_PORTC, 22, 0); /* ERX2 */
  161. at91_set_b_periph(AT91_PIO_PORTC, 23, 0); /* ERX3 */
  162. at91_set_b_periph(AT91_PIO_PORTC, 27, 0); /* ERXCK */
  163. at91_set_b_periph(AT91_PIO_PORTC, 20, 0); /* ETX2 */
  164. at91_set_b_periph(AT91_PIO_PORTC, 21, 0); /* ETX3 */
  165. at91_set_b_periph(AT91_PIO_PORTC, 24, 0); /* ETXER */
  166. #endif
  167. }
  168. #endif
  169. #ifdef CONFIG_AT91_CAN
  170. void at91_can_hw_init(void)
  171. {
  172. at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE;
  173. at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* CAN_TX */
  174. at91_set_a_periph(AT91_PIO_PORTA, 13, 1); /* CAN_RX */
  175. /* Enable clock */
  176. writel(1 << AT91CAP9_ID_CAN, &pmc->pcer);
  177. }
  178. #endif