start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. /*
  2. * armboot - Startup Code for ARM925 CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1510 from ARM920 code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <version.h>
  34. #if defined(CONFIG_OMAP1510)
  35. #include <./configs/omap1510.h>
  36. #endif
  37. /*
  38. *************************************************************************
  39. *
  40. * Jump vector table as in table 3.1 in [1]
  41. *
  42. *************************************************************************
  43. */
  44. .globl _start
  45. _start: b reset
  46. ldr pc, _undefined_instruction
  47. ldr pc, _software_interrupt
  48. ldr pc, _prefetch_abort
  49. ldr pc, _data_abort
  50. ldr pc, _not_used
  51. ldr pc, _irq
  52. ldr pc, _fiq
  53. _undefined_instruction: .word undefined_instruction
  54. _software_interrupt: .word software_interrupt
  55. _prefetch_abort: .word prefetch_abort
  56. _data_abort: .word data_abort
  57. _not_used: .word not_used
  58. _irq: .word irq
  59. _fiq: .word fiq
  60. .balignl 16,0xdeadbeef
  61. /*
  62. *************************************************************************
  63. *
  64. * Startup Code (reset vector)
  65. *
  66. * do important init only if we don't start from memory!
  67. * setup Memory and board specific bits prior to relocation.
  68. * relocate armboot to ram
  69. * setup stack
  70. *
  71. *************************************************************************
  72. */
  73. .globl _TEXT_BASE
  74. _TEXT_BASE:
  75. .word CONFIG_SYS_TEXT_BASE
  76. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  77. .globl _armboot_start
  78. _armboot_start:
  79. .word _start
  80. #endif
  81. /*
  82. * These are defined in the board-specific linker script.
  83. */
  84. .globl _bss_start
  85. _bss_start:
  86. .word __bss_start
  87. .globl _bss_end
  88. _bss_end:
  89. .word _end
  90. #ifdef CONFIG_USE_IRQ
  91. /* IRQ stack memory (calculated at run-time) */
  92. .globl IRQ_STACK_START
  93. IRQ_STACK_START:
  94. .word 0x0badc0de
  95. /* IRQ stack memory (calculated at run-time) */
  96. .globl FIQ_STACK_START
  97. FIQ_STACK_START:
  98. .word 0x0badc0de
  99. #endif
  100. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  101. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  102. .globl IRQ_STACK_START_IN
  103. IRQ_STACK_START_IN:
  104. .word 0x0badc0de
  105. .globl _datarel_start
  106. _datarel_start:
  107. .word __datarel_start
  108. .globl _datarelrolocal_start
  109. _datarelrolocal_start:
  110. .word __datarelrolocal_start
  111. .globl _datarellocal_start
  112. _datarellocal_start:
  113. .word __datarellocal_start
  114. .globl _datarelro_start
  115. _datarelro_start:
  116. .word __datarelro_start
  117. .globl _got_start
  118. _got_start:
  119. .word __got_start
  120. .globl _got_end
  121. _got_end:
  122. .word __got_end
  123. /*
  124. * the actual reset code
  125. */
  126. reset:
  127. /*
  128. * set the cpu to SVC32 mode
  129. */
  130. mrs r0,cpsr
  131. bic r0,r0,#0x1f
  132. orr r0,r0,#0xd3
  133. msr cpsr,r0
  134. /*
  135. * Set up 925T mode
  136. */
  137. mov r1, #0x81 /* Set ARM925T configuration. */
  138. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  139. /*
  140. * turn off the watchdog, unlock/diable sequence
  141. */
  142. mov r1, #0xF5
  143. ldr r0, =WDTIM_MODE
  144. strh r1, [r0]
  145. mov r1, #0xA0
  146. strh r1, [r0]
  147. /*
  148. * mask all IRQs by setting all bits in the INTMR - default
  149. */
  150. mov r1, #0xffffffff
  151. ldr r0, =REG_IHL1_MIR
  152. str r1, [r0]
  153. ldr r0, =REG_IHL2_MIR
  154. str r1, [r0]
  155. /*
  156. * wait for dpll to lock
  157. */
  158. ldr r0, =CK_DPLL1
  159. mov r1, #0x10
  160. strh r1, [r0]
  161. poll1:
  162. ldrh r1, [r0]
  163. ands r1, r1, #0x01
  164. beq poll1
  165. /*
  166. * we do sys-critical inits only at reboot,
  167. * not when booting from ram!
  168. */
  169. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  170. bl cpu_init_crit
  171. #endif
  172. /* Set stackpointer in internal RAM to call board_init_f */
  173. call_board_init_f:
  174. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  175. ldr r0,=0x00000000
  176. bl board_init_f
  177. /*------------------------------------------------------------------------------*/
  178. /*
  179. * void relocate_code (addr_sp, gd, addr_moni)
  180. *
  181. * This "function" does not return, instead it continues in RAM
  182. * after relocating the monitor code.
  183. *
  184. */
  185. .globl relocate_code
  186. relocate_code:
  187. mov r4, r0 /* save addr_sp */
  188. mov r5, r1 /* save addr of gd */
  189. mov r6, r2 /* save addr of destination */
  190. mov r7, r2 /* save addr of destination */
  191. /* Set up the stack */
  192. stack_setup:
  193. mov sp, r4
  194. adr r0, _start
  195. ldr r2, _TEXT_BASE
  196. ldr r3, _bss_start
  197. sub r2, r3, r2 /* r2 <- size of armboot */
  198. add r2, r0, r2 /* r2 <- source end address */
  199. cmp r0, r6
  200. beq clear_bss
  201. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  202. copy_loop:
  203. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  204. stmia r6!, {r9-r10} /* copy to target address [r1] */
  205. cmp r0, r2 /* until source end address [r2] */
  206. blo copy_loop
  207. #ifndef CONFIG_PRELOADER
  208. /* fix got entries */
  209. ldr r1, _TEXT_BASE /* Text base */
  210. mov r0, r7 /* reloc addr */
  211. ldr r2, _got_start /* addr in Flash */
  212. ldr r3, _got_end /* addr in Flash */
  213. sub r3, r3, r1
  214. add r3, r3, r0
  215. sub r2, r2, r1
  216. add r2, r2, r0
  217. fixloop:
  218. ldr r4, [r2]
  219. sub r4, r4, r1
  220. add r4, r4, r0
  221. str r4, [r2]
  222. add r2, r2, #4
  223. cmp r2, r3
  224. bne fixloop
  225. #endif
  226. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  227. clear_bss:
  228. #ifndef CONFIG_PRELOADER
  229. ldr r0, _bss_start
  230. ldr r1, _bss_end
  231. ldr r3, _TEXT_BASE /* Text base */
  232. mov r4, r7 /* reloc addr */
  233. sub r0, r0, r3
  234. add r0, r0, r4
  235. sub r1, r1, r3
  236. add r1, r1, r4
  237. mov r2, #0x00000000 /* clear */
  238. clbss_l:str r2, [r0] /* clear loop... */
  239. add r0, r0, #4
  240. cmp r0, r1
  241. bne clbss_l
  242. #endif
  243. /*
  244. * We are done. Do not return, instead branch to second part of board
  245. * initialization, now running from RAM.
  246. */
  247. #ifdef CONFIG_NAND_SPL
  248. ldr pc, _nand_boot
  249. _nand_boot: .word nand_boot
  250. #else
  251. ldr r0, _TEXT_BASE
  252. ldr r2, _board_init_r
  253. sub r2, r2, r0
  254. add r2, r2, r7 /* position from board_init_r in RAM */
  255. /* setup parameters for board_init_r */
  256. mov r0, r5 /* gd_t */
  257. mov r1, r7 /* dest_addr */
  258. /* jump to it ... */
  259. mov lr, r2
  260. mov pc, lr
  261. _board_init_r: .word board_init_r
  262. #endif
  263. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  264. /*
  265. * the actual reset code
  266. */
  267. reset:
  268. /*
  269. * set the cpu to SVC32 mode
  270. */
  271. mrs r0,cpsr
  272. bic r0,r0,#0x1f
  273. orr r0,r0,#0xd3
  274. msr cpsr,r0
  275. /*
  276. * Set up 925T mode
  277. */
  278. mov r1, #0x81 /* Set ARM925T configuration. */
  279. mcr p15, 0, r1, c15, c1, 0 /* Write ARM925T configuration register. */
  280. /*
  281. * turn off the watchdog, unlock/diable sequence
  282. */
  283. mov r1, #0xF5
  284. ldr r0, =WDTIM_MODE
  285. strh r1, [r0]
  286. mov r1, #0xA0
  287. strh r1, [r0]
  288. /*
  289. * mask all IRQs by setting all bits in the INTMR - default
  290. */
  291. mov r1, #0xffffffff
  292. ldr r0, =REG_IHL1_MIR
  293. str r1, [r0]
  294. ldr r0, =REG_IHL2_MIR
  295. str r1, [r0]
  296. /*
  297. * wait for dpll to lock
  298. */
  299. ldr r0, =CK_DPLL1
  300. mov r1, #0x10
  301. strh r1, [r0]
  302. poll1:
  303. ldrh r1, [r0]
  304. ands r1, r1, #0x01
  305. beq poll1
  306. /*
  307. * we do sys-critical inits only at reboot,
  308. * not when booting from ram!
  309. */
  310. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  311. bl cpu_init_crit
  312. #endif
  313. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  314. relocate: /* relocate U-Boot to RAM */
  315. adr r0, _start /* r0 <- current position of code */
  316. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  317. cmp r0, r1 /* don't reloc during debug */
  318. beq stack_setup
  319. ldr r2, _armboot_start
  320. ldr r3, _bss_start
  321. sub r2, r3, r2 /* r2 <- size of armboot */
  322. add r2, r0, r2 /* r2 <- source end address */
  323. copy_loop:
  324. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  325. stmia r1!, {r3-r10} /* copy to target address [r1] */
  326. cmp r0, r2 /* until source end address [r2] */
  327. blo copy_loop
  328. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  329. /* Set up the stack */
  330. stack_setup:
  331. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  332. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  333. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  334. #ifdef CONFIG_USE_IRQ
  335. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  336. #endif
  337. sub sp, r0, #12 /* leave 3 words for abort-stack */
  338. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  339. clear_bss:
  340. ldr r0, _bss_start /* find start of bss segment */
  341. ldr r1, _bss_end /* stop here */
  342. mov r2, #0x00000000 /* clear */
  343. clbss_l:str r2, [r0] /* clear loop... */
  344. add r0, r0, #4
  345. cmp r0, r1
  346. blo clbss_l
  347. ldr pc, _start_armboot
  348. _start_armboot: .word start_armboot
  349. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  350. /*
  351. *************************************************************************
  352. *
  353. * CPU_init_critical registers
  354. *
  355. * setup important registers
  356. * setup memory timing
  357. *
  358. *************************************************************************
  359. */
  360. cpu_init_crit:
  361. /*
  362. * flush v4 I/D caches
  363. */
  364. mov r0, #0
  365. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  366. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  367. /*
  368. * disable MMU stuff and caches
  369. */
  370. mrc p15, 0, r0, c1, c0, 0
  371. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  372. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  373. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  374. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  375. mcr p15, 0, r0, c1, c0, 0
  376. /*
  377. * Go setup Memory and board specific bits prior to relocation.
  378. */
  379. mov ip, lr /* perserve link reg across call */
  380. bl lowlevel_init /* go setup pll,mux,memory */
  381. mov lr, ip /* restore link */
  382. mov pc, lr /* back to my caller */
  383. /*
  384. *************************************************************************
  385. *
  386. * Interrupt handling
  387. *
  388. *************************************************************************
  389. */
  390. @
  391. @ IRQ stack frame.
  392. @
  393. #define S_FRAME_SIZE 72
  394. #define S_OLD_R0 68
  395. #define S_PSR 64
  396. #define S_PC 60
  397. #define S_LR 56
  398. #define S_SP 52
  399. #define S_IP 48
  400. #define S_FP 44
  401. #define S_R10 40
  402. #define S_R9 36
  403. #define S_R8 32
  404. #define S_R7 28
  405. #define S_R6 24
  406. #define S_R5 20
  407. #define S_R4 16
  408. #define S_R3 12
  409. #define S_R2 8
  410. #define S_R1 4
  411. #define S_R0 0
  412. #define MODE_SVC 0x13
  413. #define I_BIT 0x80
  414. /*
  415. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  416. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  417. */
  418. .macro bad_save_user_regs
  419. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  420. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  421. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  422. ldr r2, _armboot_start
  423. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  424. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  425. #else
  426. ldr r2, IRQ_STACK_START_IN
  427. #endif
  428. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  429. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  430. add r5, sp, #S_SP
  431. mov r1, lr
  432. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  433. mov r0, sp @ save current stack into r0 (param register)
  434. .endm
  435. .macro irq_save_user_regs
  436. sub sp, sp, #S_FRAME_SIZE
  437. stmia sp, {r0 - r12} @ Calling r0-r12
  438. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  439. stmdb r8, {sp, lr}^ @ Calling SP, LR
  440. str lr, [r8, #0] @ Save calling PC
  441. mrs r6, spsr
  442. str r6, [r8, #4] @ Save CPSR
  443. str r0, [r8, #8] @ Save OLD_R0
  444. mov r0, sp
  445. .endm
  446. .macro irq_restore_user_regs
  447. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  448. mov r0, r0
  449. ldr lr, [sp, #S_PC] @ Get PC
  450. add sp, sp, #S_FRAME_SIZE
  451. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  452. .endm
  453. .macro get_bad_stack
  454. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  455. ldr r13, _armboot_start @ setup our mode stack
  456. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  457. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  458. #else
  459. ldr r13, IRQ_STACK_START_IN
  460. #endif
  461. str lr, [r13] @ save caller lr in position 0 of saved stack
  462. mrs lr, spsr @ get the spsr
  463. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  464. mov r13, #MODE_SVC @ prepare SVC-Mode
  465. @ msr spsr_c, r13
  466. msr spsr, r13 @ switch modes, make sure moves will execute
  467. mov lr, pc @ capture return pc
  468. movs pc, lr @ jump to next instruction & switch modes.
  469. .endm
  470. .macro get_irq_stack @ setup IRQ stack
  471. ldr sp, IRQ_STACK_START
  472. .endm
  473. .macro get_fiq_stack @ setup FIQ stack
  474. ldr sp, FIQ_STACK_START
  475. .endm
  476. /*
  477. * exception handlers
  478. */
  479. .align 5
  480. undefined_instruction:
  481. get_bad_stack
  482. bad_save_user_regs
  483. bl do_undefined_instruction
  484. .align 5
  485. software_interrupt:
  486. get_bad_stack
  487. bad_save_user_regs
  488. bl do_software_interrupt
  489. .align 5
  490. prefetch_abort:
  491. get_bad_stack
  492. bad_save_user_regs
  493. bl do_prefetch_abort
  494. .align 5
  495. data_abort:
  496. get_bad_stack
  497. bad_save_user_regs
  498. bl do_data_abort
  499. .align 5
  500. not_used:
  501. get_bad_stack
  502. bad_save_user_regs
  503. bl do_not_used
  504. #ifdef CONFIG_USE_IRQ
  505. .align 5
  506. irq:
  507. get_irq_stack
  508. irq_save_user_regs
  509. bl do_irq
  510. irq_restore_user_regs
  511. .align 5
  512. fiq:
  513. get_fiq_stack
  514. /* someone ought to write a more effiction fiq_save_user_regs */
  515. irq_save_user_regs
  516. bl do_fiq
  517. irq_restore_user_regs
  518. #else
  519. .align 5
  520. irq:
  521. get_bad_stack
  522. bad_save_user_regs
  523. bl do_irq
  524. .align 5
  525. fiq:
  526. get_bad_stack
  527. bad_save_user_regs
  528. bl do_fiq
  529. #endif
  530. .align 5
  531. .globl reset_cpu
  532. reset_cpu:
  533. ldr r1, rstctl1 /* get clkm1 reset ctl */
  534. mov r3, #0x3 /* dsp_en + arm_rst = global reset */
  535. strh r3, [r1] /* force reset */
  536. mov r0, r0
  537. _loop_forever:
  538. b _loop_forever
  539. rstctl1:
  540. .word 0xfffece10