start.S 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660
  1. /*
  2. * armboot - Startup Code for ARM920 CPU-core
  3. *
  4. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  5. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  6. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <config.h>
  28. /*
  29. *************************************************************************
  30. *
  31. * Jump vector table as in table 3.1 in [1]
  32. *
  33. *************************************************************************
  34. */
  35. .globl _start
  36. _start: b start_code
  37. ldr pc, _undefined_instruction
  38. ldr pc, _software_interrupt
  39. ldr pc, _prefetch_abort
  40. ldr pc, _data_abort
  41. ldr pc, _not_used
  42. ldr pc, _irq
  43. ldr pc, _fiq
  44. _undefined_instruction: .word undefined_instruction
  45. _software_interrupt: .word software_interrupt
  46. _prefetch_abort: .word prefetch_abort
  47. _data_abort: .word data_abort
  48. _not_used: .word not_used
  49. _irq: .word irq
  50. _fiq: .word fiq
  51. .balignl 16,0xdeadbeef
  52. /*
  53. *************************************************************************
  54. *
  55. * Startup Code (called from the ARM reset exception vector)
  56. *
  57. * do important init only if we don't start from memory!
  58. * relocate armboot to ram
  59. * setup stack
  60. * jump to second stage
  61. *
  62. *************************************************************************
  63. */
  64. .globl _TEXT_BASE
  65. _TEXT_BASE:
  66. .word CONFIG_SYS_TEXT_BASE
  67. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  68. .globl _armboot_start
  69. _armboot_start:
  70. .word _start
  71. #endif
  72. /*
  73. * These are defined in the board-specific linker script.
  74. */
  75. .globl _bss_start
  76. _bss_start:
  77. .word __bss_start
  78. .globl _bss_end
  79. _bss_end:
  80. .word _end
  81. #ifdef CONFIG_USE_IRQ
  82. /* IRQ stack memory (calculated at run-time) */
  83. .globl IRQ_STACK_START
  84. IRQ_STACK_START:
  85. .word 0x0badc0de
  86. /* IRQ stack memory (calculated at run-time) */
  87. .globl FIQ_STACK_START
  88. FIQ_STACK_START:
  89. .word 0x0badc0de
  90. #endif
  91. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  92. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  93. .globl IRQ_STACK_START_IN
  94. IRQ_STACK_START_IN:
  95. .word 0x0badc0de
  96. .globl _datarel_start
  97. _datarel_start:
  98. .word __datarel_start
  99. .globl _datarelrolocal_start
  100. _datarelrolocal_start:
  101. .word __datarelrolocal_start
  102. .globl _datarellocal_start
  103. _datarellocal_start:
  104. .word __datarellocal_start
  105. .globl _datarelro_start
  106. _datarelro_start:
  107. .word __datarelro_start
  108. .globl _got_start
  109. _got_start:
  110. .word __got_start
  111. .globl _got_end
  112. _got_end:
  113. .word __got_end
  114. /*
  115. * the actual start code
  116. */
  117. start_code:
  118. /*
  119. * set the cpu to SVC32 mode
  120. */
  121. mrs r0, cpsr
  122. bic r0, r0, #0x1f
  123. orr r0, r0, #0xd3
  124. msr cpsr, r0
  125. bl coloured_LED_init
  126. bl red_LED_on
  127. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  128. /*
  129. * relocate exception table
  130. */
  131. ldr r0, =_start
  132. ldr r1, =0x0
  133. mov r2, #16
  134. copyex:
  135. subs r2, r2, #1
  136. ldr r3, [r0], #4
  137. str r3, [r1], #4
  138. bne copyex
  139. #endif
  140. #ifdef CONFIG_S3C24X0
  141. /* turn off the watchdog */
  142. # if defined(CONFIG_S3C2400)
  143. # define pWTCON 0x15300000
  144. # define INTMSK 0x14400008 /* Interupt-Controller base addresses */
  145. # define CLKDIVN 0x14800014 /* clock divisor register */
  146. #else
  147. # define pWTCON 0x53000000
  148. # define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
  149. # define INTSUBMSK 0x4A00001C
  150. # define CLKDIVN 0x4C000014 /* clock divisor register */
  151. # endif
  152. ldr r0, =pWTCON
  153. mov r1, #0x0
  154. str r1, [r0]
  155. /*
  156. * mask all IRQs by setting all bits in the INTMR - default
  157. */
  158. mov r1, #0xffffffff
  159. ldr r0, =INTMSK
  160. str r1, [r0]
  161. # if defined(CONFIG_S3C2410)
  162. ldr r1, =0x3ff
  163. ldr r0, =INTSUBMSK
  164. str r1, [r0]
  165. # endif
  166. /* FCLK:HCLK:PCLK = 1:2:4 */
  167. /* default FCLK is 120 MHz ! */
  168. ldr r0, =CLKDIVN
  169. mov r1, #3
  170. str r1, [r0]
  171. #endif /* CONFIG_S3C24X0 */
  172. /*
  173. * we do sys-critical inits only at reboot,
  174. * not when booting from ram!
  175. */
  176. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  177. bl cpu_init_crit
  178. #endif
  179. /* Set stackpointer in internal RAM to call board_init_f */
  180. call_board_init_f:
  181. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  182. ldr r0,=0x00000000
  183. bl board_init_f
  184. /*------------------------------------------------------------------------------*/
  185. /*
  186. * void relocate_code (addr_sp, gd, addr_moni)
  187. *
  188. * This "function" does not return, instead it continues in RAM
  189. * after relocating the monitor code.
  190. *
  191. */
  192. .globl relocate_code
  193. relocate_code:
  194. mov r4, r0 /* save addr_sp */
  195. mov r5, r1 /* save addr of gd */
  196. mov r6, r2 /* save addr of destination */
  197. mov r7, r2 /* save addr of destination */
  198. /* Set up the stack */
  199. stack_setup:
  200. mov sp, r4
  201. adr r0, _start
  202. ldr r2, _TEXT_BASE
  203. ldr r3, _bss_start
  204. sub r2, r3, r2 /* r2 <- size of armboot */
  205. add r2, r0, r2 /* r2 <- source end address */
  206. cmp r0, r6
  207. beq clear_bss
  208. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  209. copy_loop:
  210. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  211. stmia r6!, {r9-r10} /* copy to target address [r1] */
  212. cmp r0, r2 /* until source end address [r2] */
  213. blo copy_loop
  214. #ifndef CONFIG_PRELOADER
  215. /* fix got entries */
  216. ldr r1, _TEXT_BASE /* Text base */
  217. mov r0, r7 /* reloc addr */
  218. ldr r2, _got_start /* addr in Flash */
  219. ldr r3, _got_end /* addr in Flash */
  220. sub r3, r3, r1
  221. add r3, r3, r0
  222. sub r2, r2, r1
  223. add r2, r2, r0
  224. fixloop:
  225. ldr r4, [r2]
  226. sub r4, r4, r1
  227. add r4, r4, r0
  228. str r4, [r2]
  229. add r2, r2, #4
  230. cmp r2, r3
  231. bne fixloop
  232. #endif
  233. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  234. clear_bss:
  235. #ifndef CONFIG_PRELOADER
  236. ldr r0, _bss_start
  237. ldr r1, _bss_end
  238. ldr r3, _TEXT_BASE /* Text base */
  239. mov r4, r7 /* reloc addr */
  240. sub r0, r0, r3
  241. add r0, r0, r4
  242. sub r1, r1, r3
  243. add r1, r1, r4
  244. mov r2, #0x00000000 /* clear */
  245. clbss_l:str r2, [r0] /* clear loop... */
  246. add r0, r0, #4
  247. cmp r0, r1
  248. bne clbss_l
  249. bl coloured_LED_init
  250. bl red_LED_on
  251. #endif
  252. /*
  253. * We are done. Do not return, instead branch to second part of board
  254. * initialization, now running from RAM.
  255. */
  256. #ifdef CONFIG_NAND_SPL
  257. ldr pc, _nand_boot
  258. _nand_boot: .word nand_boot
  259. #else
  260. ldr r0, _TEXT_BASE
  261. ldr r2, _board_init_r
  262. sub r2, r2, r0
  263. add r2, r2, r7 /* position from board_init_r in RAM */
  264. /* setup parameters for board_init_r */
  265. mov r0, r5 /* gd_t */
  266. mov r1, r7 /* dest_addr */
  267. /* jump to it ... */
  268. mov lr, r2
  269. mov pc, lr
  270. _board_init_r: .word board_init_r
  271. #endif
  272. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  273. /*
  274. * the actual start code
  275. */
  276. start_code:
  277. /*
  278. * set the cpu to SVC32 mode
  279. */
  280. mrs r0, cpsr
  281. bic r0, r0, #0x1f
  282. orr r0, r0, #0xd3
  283. msr cpsr, r0
  284. bl coloured_LED_init
  285. bl red_LED_on
  286. #if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
  287. /*
  288. * relocate exception table
  289. */
  290. ldr r0, =_start
  291. ldr r1, =0x0
  292. mov r2, #16
  293. copyex:
  294. subs r2, r2, #1
  295. ldr r3, [r0], #4
  296. str r3, [r1], #4
  297. bne copyex
  298. #endif
  299. #ifdef CONFIG_S3C24X0
  300. /* turn off the watchdog */
  301. # if defined(CONFIG_S3C2400)
  302. # define pWTCON 0x15300000
  303. # define INTMSK 0x14400008 /* Interupt-Controller base addresses */
  304. # define CLKDIVN 0x14800014 /* clock divisor register */
  305. #else
  306. # define pWTCON 0x53000000
  307. # define INTMSK 0x4A000008 /* Interupt-Controller base addresses */
  308. # define INTSUBMSK 0x4A00001C
  309. # define CLKDIVN 0x4C000014 /* clock divisor register */
  310. # endif
  311. ldr r0, =pWTCON
  312. mov r1, #0x0
  313. str r1, [r0]
  314. /*
  315. * mask all IRQs by setting all bits in the INTMR - default
  316. */
  317. mov r1, #0xffffffff
  318. ldr r0, =INTMSK
  319. str r1, [r0]
  320. # if defined(CONFIG_S3C2410)
  321. ldr r1, =0x3ff
  322. ldr r0, =INTSUBMSK
  323. str r1, [r0]
  324. # endif
  325. /* FCLK:HCLK:PCLK = 1:2:4 */
  326. /* default FCLK is 120 MHz ! */
  327. ldr r0, =CLKDIVN
  328. mov r1, #3
  329. str r1, [r0]
  330. #endif /* CONFIG_S3C24X0 */
  331. /*
  332. * we do sys-critical inits only at reboot,
  333. * not when booting from ram!
  334. */
  335. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  336. bl cpu_init_crit
  337. #endif
  338. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  339. relocate: /* relocate U-Boot to RAM */
  340. adr r0, _start /* r0 <- current position of code */
  341. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  342. cmp r0, r1 /* don't reloc during debug */
  343. beq stack_setup
  344. ldr r2, _armboot_start
  345. ldr r3, _bss_start
  346. sub r2, r3, r2 /* r2 <- size of armboot */
  347. add r2, r0, r2 /* r2 <- source end address */
  348. copy_loop:
  349. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  350. stmia r1!, {r3-r10} /* copy to target address [r1] */
  351. cmp r0, r2 /* until source end address [r2] */
  352. blo copy_loop
  353. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  354. /* Set up the stack */
  355. stack_setup:
  356. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  357. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  358. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  359. #ifdef CONFIG_USE_IRQ
  360. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  361. #endif
  362. sub sp, r0, #12 /* leave 3 words for abort-stack */
  363. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  364. clear_bss:
  365. ldr r0, _bss_start /* find start of bss segment */
  366. ldr r1, _bss_end /* stop here */
  367. mov r2, #0x00000000 /* clear */
  368. clbss_l:str r2, [r0] /* clear loop... */
  369. add r0, r0, #4
  370. cmp r0, r1
  371. blo clbss_l
  372. ldr pc, _start_armboot
  373. _start_armboot: .word start_armboot
  374. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  375. /*
  376. *************************************************************************
  377. *
  378. * CPU_init_critical registers
  379. *
  380. * setup important registers
  381. * setup memory timing
  382. *
  383. *************************************************************************
  384. */
  385. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  386. cpu_init_crit:
  387. /*
  388. * flush v4 I/D caches
  389. */
  390. mov r0, #0
  391. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  392. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  393. /*
  394. * disable MMU stuff and caches
  395. */
  396. mrc p15, 0, r0, c1, c0, 0
  397. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  398. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  399. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  400. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  401. mcr p15, 0, r0, c1, c0, 0
  402. /*
  403. * before relocating, we have to setup RAM timing
  404. * because memory timing is board-dependend, you will
  405. * find a lowlevel_init.S in your board directory.
  406. */
  407. mov ip, lr
  408. bl lowlevel_init
  409. mov lr, ip
  410. mov pc, lr
  411. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  412. /*
  413. *************************************************************************
  414. *
  415. * Interrupt handling
  416. *
  417. *************************************************************************
  418. */
  419. @
  420. @ IRQ stack frame.
  421. @
  422. #define S_FRAME_SIZE 72
  423. #define S_OLD_R0 68
  424. #define S_PSR 64
  425. #define S_PC 60
  426. #define S_LR 56
  427. #define S_SP 52
  428. #define S_IP 48
  429. #define S_FP 44
  430. #define S_R10 40
  431. #define S_R9 36
  432. #define S_R8 32
  433. #define S_R7 28
  434. #define S_R6 24
  435. #define S_R5 20
  436. #define S_R4 16
  437. #define S_R3 12
  438. #define S_R2 8
  439. #define S_R1 4
  440. #define S_R0 0
  441. #define MODE_SVC 0x13
  442. #define I_BIT 0x80
  443. /*
  444. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  445. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  446. */
  447. .macro bad_save_user_regs
  448. sub sp, sp, #S_FRAME_SIZE
  449. stmia sp, {r0 - r12} @ Calling r0-r12
  450. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  451. ldr r2, _armboot_start
  452. sub r2, r2, #(CONFIG_STACKSIZE)
  453. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  454. /* set base 2 words into abort stack */
  455. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8)
  456. #else
  457. ldr r2, IRQ_STACK_START_IN
  458. #endif
  459. ldmia r2, {r2 - r3} @ get pc, cpsr
  460. add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
  461. add r5, sp, #S_SP
  462. mov r1, lr
  463. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  464. mov r0, sp
  465. .endm
  466. .macro irq_save_user_regs
  467. sub sp, sp, #S_FRAME_SIZE
  468. stmia sp, {r0 - r12} @ Calling r0-r12
  469. add r7, sp, #S_PC
  470. stmdb r7, {sp, lr}^ @ Calling SP, LR
  471. str lr, [r7, #0] @ Save calling PC
  472. mrs r6, spsr
  473. str r6, [r7, #4] @ Save CPSR
  474. str r0, [r7, #8] @ Save OLD_R0
  475. mov r0, sp
  476. .endm
  477. .macro irq_restore_user_regs
  478. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  479. mov r0, r0
  480. ldr lr, [sp, #S_PC] @ Get PC
  481. add sp, sp, #S_FRAME_SIZE
  482. /* return & move spsr_svc into cpsr */
  483. subs pc, lr, #4
  484. .endm
  485. .macro get_bad_stack
  486. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  487. ldr r13, _armboot_start @ setup our mode stack
  488. sub r13, r13, #(CONFIG_STACKSIZE)
  489. sub r13, r13, #(CONFIG_SYS_MALLOC_LEN)
  490. /* reserve a couple spots in abort stack */
  491. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8)
  492. #else
  493. ldr r13, IRQ_STACK_START_IN @ setup our mode stack
  494. #endif
  495. str lr, [r13] @ save caller lr / spsr
  496. mrs lr, spsr
  497. str lr, [r13, #4]
  498. mov r13, #MODE_SVC @ prepare SVC-Mode
  499. @ msr spsr_c, r13
  500. msr spsr, r13
  501. mov lr, pc
  502. movs pc, lr
  503. .endm
  504. .macro get_irq_stack @ setup IRQ stack
  505. ldr sp, IRQ_STACK_START
  506. .endm
  507. .macro get_fiq_stack @ setup FIQ stack
  508. ldr sp, FIQ_STACK_START
  509. .endm
  510. /*
  511. * exception handlers
  512. */
  513. .align 5
  514. undefined_instruction:
  515. get_bad_stack
  516. bad_save_user_regs
  517. bl do_undefined_instruction
  518. .align 5
  519. software_interrupt:
  520. get_bad_stack
  521. bad_save_user_regs
  522. bl do_software_interrupt
  523. .align 5
  524. prefetch_abort:
  525. get_bad_stack
  526. bad_save_user_regs
  527. bl do_prefetch_abort
  528. .align 5
  529. data_abort:
  530. get_bad_stack
  531. bad_save_user_regs
  532. bl do_data_abort
  533. .align 5
  534. not_used:
  535. get_bad_stack
  536. bad_save_user_regs
  537. bl do_not_used
  538. #ifdef CONFIG_USE_IRQ
  539. .align 5
  540. irq:
  541. get_irq_stack
  542. irq_save_user_regs
  543. bl do_irq
  544. irq_restore_user_regs
  545. .align 5
  546. fiq:
  547. get_fiq_stack
  548. /* someone ought to write a more effiction fiq_save_user_regs */
  549. irq_save_user_regs
  550. bl do_fiq
  551. irq_restore_user_regs
  552. #else
  553. .align 5
  554. irq:
  555. get_bad_stack
  556. bad_save_user_regs
  557. bl do_irq
  558. .align 5
  559. fiq:
  560. get_bad_stack
  561. bad_save_user_regs
  562. bl do_fiq
  563. #endif