start.S 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650
  1. /*
  2. * armboot - Startup Code for OMP2420/ARM1136 CPU-core
  3. *
  4. * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
  5. *
  6. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  7. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  8. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  9. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  10. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  11. *
  12. * See file CREDITS for list of people who contributed to this
  13. * project.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License as
  17. * published by the Free Software Foundation; either version 2 of
  18. * the License, or (at your option) any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; if not, write to the Free Software
  27. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  28. * MA 02111-1307 USA
  29. */
  30. #include <config.h>
  31. #include <version.h>
  32. .globl _start
  33. _start: b reset
  34. #ifdef CONFIG_PRELOADER
  35. ldr pc, _hang
  36. ldr pc, _hang
  37. ldr pc, _hang
  38. ldr pc, _hang
  39. ldr pc, _hang
  40. ldr pc, _hang
  41. ldr pc, _hang
  42. _hang:
  43. .word do_hang
  44. .word 0x12345678
  45. .word 0x12345678
  46. .word 0x12345678
  47. .word 0x12345678
  48. .word 0x12345678
  49. .word 0x12345678
  50. .word 0x12345678 /* now 16*4=64 */
  51. #else
  52. ldr pc, _undefined_instruction
  53. ldr pc, _software_interrupt
  54. ldr pc, _prefetch_abort
  55. ldr pc, _data_abort
  56. ldr pc, _not_used
  57. ldr pc, _irq
  58. ldr pc, _fiq
  59. _undefined_instruction: .word undefined_instruction
  60. _software_interrupt: .word software_interrupt
  61. _prefetch_abort: .word prefetch_abort
  62. _data_abort: .word data_abort
  63. _not_used: .word not_used
  64. _irq: .word irq
  65. _fiq: .word fiq
  66. _pad: .word 0x12345678 /* now 16*4=64 */
  67. #endif /* CONFIG_PRELOADER */
  68. .global _end_vect
  69. _end_vect:
  70. .balignl 16,0xdeadbeef
  71. /*
  72. *************************************************************************
  73. *
  74. * Startup Code (reset vector)
  75. *
  76. * do important init only if we don't start from memory!
  77. * setup Memory and board specific bits prior to relocation.
  78. * relocate armboot to ram
  79. * setup stack
  80. *
  81. *************************************************************************
  82. */
  83. .globl _TEXT_BASE
  84. _TEXT_BASE:
  85. .word CONFIG_SYS_TEXT_BASE
  86. #if defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  87. .globl _armboot_start
  88. _armboot_start:
  89. .word _start
  90. #endif
  91. /*
  92. * These are defined in the board-specific linker script.
  93. */
  94. .globl _bss_start
  95. _bss_start:
  96. .word __bss_start
  97. .globl _bss_end
  98. _bss_end:
  99. .word _end
  100. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  101. .globl _datarel_start
  102. _datarel_start:
  103. .word __datarel_start
  104. .globl _datarelrolocal_start
  105. _datarelrolocal_start:
  106. .word __datarelrolocal_start
  107. .globl _datarellocal_start
  108. _datarellocal_start:
  109. .word __datarellocal_start
  110. .globl _datarelro_start
  111. _datarelro_start:
  112. .word __datarelro_start
  113. .globl _got_start
  114. _got_start:
  115. .word __got_start
  116. .globl _got_end
  117. _got_end:
  118. .word __got_end
  119. #endif
  120. #ifdef CONFIG_USE_IRQ
  121. /* IRQ stack memory (calculated at run-time) */
  122. .globl IRQ_STACK_START
  123. IRQ_STACK_START:
  124. .word 0x0badc0de
  125. /* IRQ stack memory (calculated at run-time) */
  126. .globl FIQ_STACK_START
  127. FIQ_STACK_START:
  128. .word 0x0badc0de
  129. #endif
  130. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  131. /* IRQ stack memory (calculated at run-time) + 8 bytes */
  132. .globl IRQ_STACK_START_IN
  133. IRQ_STACK_START_IN:
  134. .word 0x0badc0de
  135. #endif
  136. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  137. /*
  138. * the actual reset code
  139. */
  140. reset:
  141. /*
  142. * set the cpu to SVC32 mode
  143. */
  144. mrs r0,cpsr
  145. bic r0,r0,#0x1f
  146. orr r0,r0,#0xd3
  147. msr cpsr,r0
  148. #ifdef CONFIG_OMAP2420H4
  149. /* Copy vectors to mask ROM indirect addr */
  150. adr r0, _start /* r0 <- current position of code */
  151. add r0, r0, #4 /* skip reset vector */
  152. mov r2, #64 /* r2 <- size to copy */
  153. add r2, r0, r2 /* r2 <- source end address */
  154. mov r1, #SRAM_OFFSET0 /* build vect addr */
  155. mov r3, #SRAM_OFFSET1
  156. add r1, r1, r3
  157. mov r3, #SRAM_OFFSET2
  158. add r1, r1, r3
  159. next:
  160. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  161. stmia r1!, {r3-r10} /* copy to target address [r1] */
  162. cmp r0, r2 /* until source end address [r2] */
  163. bne next /* loop until equal */
  164. bl cpy_clk_code /* put dpll adjust code behind vectors */
  165. #endif
  166. /* the mask ROM code should have PLL and others stable */
  167. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  168. bl cpu_init_crit
  169. #endif
  170. /* Set stackpointer in internal RAM to call board_init_f */
  171. call_board_init_f:
  172. ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
  173. ldr r0,=0x00000000
  174. #ifdef CONFIG_NAND_SPL
  175. bl nand_boot
  176. #else
  177. #ifdef CONFIG_ONENAND_IPL
  178. bl start_oneboot
  179. #else
  180. bl board_init_f
  181. #endif /* CONFIG_ONENAND_IPL */
  182. #endif /* CONFIG_NAND_SPL */
  183. /*------------------------------------------------------------------------------*/
  184. /*
  185. * void relocate_code (addr_sp, gd, addr_moni)
  186. *
  187. * This "function" does not return, instead it continues in RAM
  188. * after relocating the monitor code.
  189. *
  190. */
  191. .globl relocate_code
  192. relocate_code:
  193. mov r4, r0 /* save addr_sp */
  194. mov r5, r1 /* save addr of gd */
  195. mov r6, r2 /* save addr of destination */
  196. mov r7, r2 /* save addr of destination */
  197. /* Set up the stack */
  198. stack_setup:
  199. mov sp, r4
  200. adr r0, _start
  201. ldr r2, _TEXT_BASE
  202. ldr r3, _bss_start
  203. sub r2, r3, r2 /* r2 <- size of armboot */
  204. add r2, r0, r2 /* r2 <- source end address */
  205. cmp r0, r6
  206. beq clear_bss
  207. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  208. copy_loop:
  209. ldmia r0!, {r9-r10} /* copy from source address [r0] */
  210. stmia r6!, {r9-r10} /* copy to target address [r1] */
  211. cmp r0, r2 /* until source end address [r2] */
  212. blo copy_loop
  213. #ifndef CONFIG_PRELOADER
  214. /* fix got entries */
  215. ldr r1, _TEXT_BASE
  216. mov r0, r7 /* reloc addr */
  217. ldr r2, _got_start /* addr in Flash */
  218. ldr r3, _got_end /* addr in Flash */
  219. sub r3, r3, r1
  220. add r3, r3, r0
  221. sub r2, r2, r1
  222. add r2, r2, r0
  223. fixloop:
  224. ldr r4, [r2]
  225. sub r4, r4, r1
  226. add r4, r4, r0
  227. str r4, [r2]
  228. add r2, r2, #4
  229. cmp r2, r3
  230. bne fixloop
  231. #endif
  232. #endif /* #ifndef CONFIG_SKIP_RELOCATE_UBOOT */
  233. clear_bss:
  234. #ifndef CONFIG_PRELOADER
  235. ldr r0, _bss_start
  236. ldr r1, _bss_end
  237. ldr r3, _TEXT_BASE /* Text base */
  238. mov r4, r7 /* reloc addr */
  239. sub r0, r0, r3
  240. add r0, r0, r4
  241. sub r1, r1, r3
  242. add r1, r1, r4
  243. mov r2, #0x00000000 /* clear */
  244. clbss_l:str r2, [r0] /* clear loop... */
  245. add r0, r0, #4
  246. cmp r0, r1
  247. bne clbss_l
  248. #endif /* #ifndef CONFIG_PRELOADER */
  249. /*
  250. * We are done. Do not return, instead branch to second part of board
  251. * initialization, now running from RAM.
  252. */
  253. #ifdef CONFIG_NAND_SPL
  254. ldr pc, _nand_boot
  255. _nand_boot: .word nand_boot
  256. #else
  257. jump_2_ram:
  258. ldr r0, _TEXT_BASE
  259. ldr r2, _board_init_r
  260. sub r2, r2, r0
  261. add r2, r2, r7 /* position from board_init_r in RAM */
  262. /* setup parameters for board_init_r */
  263. mov r0, r5 /* gd_t */
  264. mov r1, r7 /* dest_addr */
  265. /* jump to it ... */
  266. mov lr, r2
  267. mov pc, lr
  268. _board_init_r: .word board_init_r
  269. #endif
  270. #else /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  271. /*
  272. * the actual reset code
  273. */
  274. reset:
  275. /*
  276. * set the cpu to SVC32 mode
  277. */
  278. mrs r0,cpsr
  279. bic r0,r0,#0x1f
  280. orr r0,r0,#0xd3
  281. msr cpsr,r0
  282. #ifdef CONFIG_OMAP2420H4
  283. /* Copy vectors to mask ROM indirect addr */
  284. adr r0, _start /* r0 <- current position of code */
  285. add r0, r0, #4 /* skip reset vector */
  286. mov r2, #64 /* r2 <- size to copy */
  287. add r2, r0, r2 /* r2 <- source end address */
  288. mov r1, #SRAM_OFFSET0 /* build vect addr */
  289. mov r3, #SRAM_OFFSET1
  290. add r1, r1, r3
  291. mov r3, #SRAM_OFFSET2
  292. add r1, r1, r3
  293. next:
  294. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  295. stmia r1!, {r3-r10} /* copy to target address [r1] */
  296. cmp r0, r2 /* until source end address [r2] */
  297. bne next /* loop until equal */
  298. bl cpy_clk_code /* put dpll adjust code behind vectors */
  299. #endif
  300. /* the mask ROM code should have PLL and others stable */
  301. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  302. bl cpu_init_crit
  303. #endif
  304. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  305. relocate: /* relocate U-Boot to RAM */
  306. adr r0, _start /* r0 <- current position of code */
  307. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  308. cmp r0, r1 /* don't reloc during debug */
  309. #ifndef CONFIG_PRELOADER
  310. beq stack_setup
  311. #endif /* CONFIG_PRELOADER */
  312. ldr r2, _armboot_start
  313. ldr r3, _bss_start
  314. sub r2, r3, r2 /* r2 <- size of armboot */
  315. add r2, r0, r2 /* r2 <- source end address */
  316. copy_loop:
  317. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  318. stmia r1!, {r3-r10} /* copy to target address [r1] */
  319. cmp r0, r2 /* until source end address [r2] */
  320. blo copy_loop
  321. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  322. /* Set up the stack */
  323. stack_setup:
  324. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  325. #ifdef CONFIG_PRELOADER
  326. sub sp, r0, #128 /* leave 32 words for abort-stack */
  327. #else
  328. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  329. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  330. #ifdef CONFIG_USE_IRQ
  331. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  332. #endif
  333. sub sp, r0, #12 /* leave 3 words for abort-stack */
  334. #endif /* CONFIG_PRELOADER */
  335. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  336. clear_bss:
  337. ldr r0, _bss_start /* find start of bss segment */
  338. ldr r1, _bss_end /* stop here */
  339. mov r2, #0x00000000 /* clear */
  340. #ifndef CONFIG_PRELOADER
  341. clbss_l:str r2, [r0] /* clear loop... */
  342. add r0, r0, #4
  343. cmp r0, r1
  344. bne clbss_l
  345. #endif
  346. ldr pc, _start_armboot
  347. #ifdef CONFIG_NAND_SPL
  348. _start_armboot: .word nand_boot
  349. #else
  350. #ifdef CONFIG_ONENAND_IPL
  351. _start_armboot: .word start_oneboot
  352. #else
  353. _start_armboot: .word start_armboot
  354. #endif /* CONFIG_ONENAND_IPL */
  355. #endif /* CONFIG_NAND_SPL */
  356. #endif /* #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC) */
  357. /*
  358. *************************************************************************
  359. *
  360. * CPU_init_critical registers
  361. *
  362. * setup important registers
  363. * setup memory timing
  364. *
  365. *************************************************************************
  366. */
  367. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  368. cpu_init_crit:
  369. /*
  370. * flush v4 I/D caches
  371. */
  372. mov r0, #0
  373. mcr p15, 0, r0, c7, c7, 0 /* Invalidate I+D+BTB caches */
  374. mcr p15, 0, r0, c8, c7, 0 /* Invalidate Unified TLB */
  375. /*
  376. * disable MMU stuff and caches
  377. */
  378. mrc p15, 0, r0, c1, c0, 0
  379. bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
  380. bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
  381. orr r0, r0, #0x00000002 @ set bit 2 (A) Align
  382. orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
  383. mcr p15, 0, r0, c1, c0, 0
  384. /*
  385. * Jump to board specific initialization... The Mask ROM will have already initialized
  386. * basic memory. Go here to bump up clock rate and handle wake up conditions.
  387. */
  388. mov ip, lr /* persevere link reg across call */
  389. bl lowlevel_init /* go setup pll,mux,memory */
  390. mov lr, ip /* restore link */
  391. mov pc, lr /* back to my caller */
  392. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  393. #ifndef CONFIG_PRELOADER
  394. /*
  395. *************************************************************************
  396. *
  397. * Interrupt handling
  398. *
  399. *************************************************************************
  400. */
  401. @
  402. @ IRQ stack frame.
  403. @
  404. #define S_FRAME_SIZE 72
  405. #define S_OLD_R0 68
  406. #define S_PSR 64
  407. #define S_PC 60
  408. #define S_LR 56
  409. #define S_SP 52
  410. #define S_IP 48
  411. #define S_FP 44
  412. #define S_R10 40
  413. #define S_R9 36
  414. #define S_R8 32
  415. #define S_R7 28
  416. #define S_R6 24
  417. #define S_R5 20
  418. #define S_R4 16
  419. #define S_R3 12
  420. #define S_R2 8
  421. #define S_R1 4
  422. #define S_R0 0
  423. #define MODE_SVC 0x13
  424. #define I_BIT 0x80
  425. /*
  426. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  427. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  428. */
  429. .macro bad_save_user_regs
  430. sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current user stack
  431. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  432. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  433. ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort stack
  434. #else
  435. ldr r2, _armboot_start
  436. sub r2, r2, #(CONFIG_SYS_MALLOC_LEN)
  437. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  438. #endif
  439. ldmia r2, {r2 - r3} @ get values for "aborted" pc and cpsr (into parm regs)
  440. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  441. add r5, sp, #S_SP
  442. mov r1, lr
  443. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  444. mov r0, sp @ save current stack into r0 (param register)
  445. .endm
  446. .macro irq_save_user_regs
  447. sub sp, sp, #S_FRAME_SIZE
  448. stmia sp, {r0 - r12} @ Calling r0-r12
  449. add r8, sp, #S_PC @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  450. stmdb r8, {sp, lr}^ @ Calling SP, LR
  451. str lr, [r8, #0] @ Save calling PC
  452. mrs r6, spsr
  453. str r6, [r8, #4] @ Save CPSR
  454. str r0, [r8, #8] @ Save OLD_R0
  455. mov r0, sp
  456. .endm
  457. .macro irq_restore_user_regs
  458. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  459. mov r0, r0
  460. ldr lr, [sp, #S_PC] @ Get PC
  461. add sp, sp, #S_FRAME_SIZE
  462. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  463. .endm
  464. .macro get_bad_stack
  465. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  466. ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter in banked mode)
  467. #else
  468. ldr r13, _armboot_start @ setup our mode stack (enter in banked mode)
  469. sub r13, r13, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  470. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move to reserved a couple spots for abort stack
  471. #endif
  472. str lr, [r13] @ save caller lr in position 0 of saved stack
  473. mrs lr, spsr @ get the spsr
  474. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  475. mov r13, #MODE_SVC @ prepare SVC-Mode
  476. @ msr spsr_c, r13
  477. msr spsr, r13 @ switch modes, make sure moves will execute
  478. mov lr, pc @ capture return pc
  479. movs pc, lr @ jump to next instruction & switch modes.
  480. .endm
  481. .macro get_bad_stack_swi
  482. sub r13, r13, #4 @ space on current stack for scratch reg.
  483. str r0, [r13] @ save R0's value.
  484. #if !defined(CONFIG_SYS_ARM_WITHOUT_RELOC)
  485. ldr r0, IRQ_STACK_START_IN @ get data regions start
  486. #else
  487. ldr r0, _armboot_start @ get data regions start
  488. sub r0, r0, #(CONFIG_SYS_MALLOC_LEN) @ move past malloc pool
  489. sub r0, r0, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ move past gbl and a couple spots for abort stack
  490. #endif
  491. str lr, [r0] @ save caller lr in position 0 of saved stack
  492. mrs r0, spsr @ get the spsr
  493. str lr, [r0, #4] @ save spsr in position 1 of saved stack
  494. ldr r0, [r13] @ restore r0
  495. add r13, r13, #4 @ pop stack entry
  496. .endm
  497. .macro get_irq_stack @ setup IRQ stack
  498. ldr sp, IRQ_STACK_START
  499. .endm
  500. .macro get_fiq_stack @ setup FIQ stack
  501. ldr sp, FIQ_STACK_START
  502. .endm
  503. #endif /* CONFIG_PRELOADER */
  504. /*
  505. * exception handlers
  506. */
  507. #ifdef CONFIG_PRELOADER
  508. .align 5
  509. do_hang:
  510. ldr sp, _TEXT_BASE /* use 32 words about stack */
  511. bl hang /* hang and never return */
  512. #else /* !CONFIG_PRELOADER */
  513. .align 5
  514. undefined_instruction:
  515. get_bad_stack
  516. bad_save_user_regs
  517. bl do_undefined_instruction
  518. .align 5
  519. software_interrupt:
  520. get_bad_stack_swi
  521. bad_save_user_regs
  522. bl do_software_interrupt
  523. .align 5
  524. prefetch_abort:
  525. get_bad_stack
  526. bad_save_user_regs
  527. bl do_prefetch_abort
  528. .align 5
  529. data_abort:
  530. get_bad_stack
  531. bad_save_user_regs
  532. bl do_data_abort
  533. .align 5
  534. not_used:
  535. get_bad_stack
  536. bad_save_user_regs
  537. bl do_not_used
  538. #ifdef CONFIG_USE_IRQ
  539. .align 5
  540. irq:
  541. get_irq_stack
  542. irq_save_user_regs
  543. bl do_irq
  544. irq_restore_user_regs
  545. .align 5
  546. fiq:
  547. get_fiq_stack
  548. /* someone ought to write a more effiction fiq_save_user_regs */
  549. irq_save_user_regs
  550. bl do_fiq
  551. irq_restore_user_regs
  552. #else
  553. .align 5
  554. irq:
  555. get_bad_stack
  556. bad_save_user_regs
  557. bl do_irq
  558. .align 5
  559. fiq:
  560. get_bad_stack
  561. bad_save_user_regs
  562. bl do_fiq
  563. #endif
  564. .align 5
  565. .global arm1136_cache_flush
  566. arm1136_cache_flush:
  567. #if !defined(CONFIG_SYS_NO_ICACHE)
  568. mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache
  569. #endif
  570. #if !defined(CONFIG_SYS_NO_DCACHE)
  571. mcr p15, 0, r1, c7, c14, 0 @ invalidate D cache
  572. #endif
  573. mov pc, lr @ back to caller
  574. #endif /* CONFIG_PRELOADER */