fsl_pci_init.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * Copyright 2007-2010 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. DECLARE_GLOBAL_DATA_PTR;
  21. /*
  22. * PCI/PCIE Controller initialization for mpc85xx/mpc86xx soc's
  23. *
  24. * Initialize controller and call the common driver/pci pci_hose_scan to
  25. * scan for bridges and devices.
  26. *
  27. * Hose fields which need to be pre-initialized by board specific code:
  28. * regions[]
  29. * first_busno
  30. *
  31. * Fields updated:
  32. * last_busno
  33. */
  34. #include <pci.h>
  35. #include <asm/io.h>
  36. #include <asm/fsl_pci.h>
  37. /* Freescale-specific PCI config registers */
  38. #define FSL_PCI_PBFR 0x44
  39. #define FSL_PCIE_CAP_ID 0x4c
  40. #define FSL_PCIE_CFG_RDY 0x4b0
  41. #define FSL_PROG_IF_AGENT 0x1
  42. void pciauto_prescan_setup_bridge(struct pci_controller *hose,
  43. pci_dev_t dev, int sub_bus);
  44. void pciauto_postscan_setup_bridge(struct pci_controller *hose,
  45. pci_dev_t dev, int sub_bus);
  46. void pciauto_config_init(struct pci_controller *hose);
  47. #ifndef CONFIG_SYS_PCI_MEMORY_BUS
  48. #define CONFIG_SYS_PCI_MEMORY_BUS 0
  49. #endif
  50. #ifndef CONFIG_SYS_PCI_MEMORY_PHYS
  51. #define CONFIG_SYS_PCI_MEMORY_PHYS 0
  52. #endif
  53. #if defined(CONFIG_SYS_PCI_64BIT) && !defined(CONFIG_SYS_PCI64_MEMORY_BUS)
  54. #define CONFIG_SYS_PCI64_MEMORY_BUS (64ull*1024*1024*1024)
  55. #endif
  56. /* Setup one inbound ATMU window.
  57. *
  58. * We let the caller decide what the window size should be
  59. */
  60. static void set_inbound_window(volatile pit_t *pi,
  61. struct pci_region *r,
  62. u64 size)
  63. {
  64. u32 sz = (__ilog2_u64(size) - 1);
  65. u32 flag = PIWAR_EN | PIWAR_LOCAL |
  66. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
  67. out_be32(&pi->pitar, r->phys_start >> 12);
  68. out_be32(&pi->piwbar, r->bus_start >> 12);
  69. #ifdef CONFIG_SYS_PCI_64BIT
  70. out_be32(&pi->piwbear, r->bus_start >> 44);
  71. #else
  72. out_be32(&pi->piwbear, 0);
  73. #endif
  74. if (r->flags & PCI_REGION_PREFETCH)
  75. flag |= PIWAR_PF;
  76. out_be32(&pi->piwar, flag | sz);
  77. }
  78. int fsl_setup_hose(struct pci_controller *hose, unsigned long addr)
  79. {
  80. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) addr;
  81. /* Reset hose to make sure its in a clean state */
  82. memset(hose, 0, sizeof(struct pci_controller));
  83. pci_setup_indirect(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  84. return fsl_is_pci_agent(hose);
  85. }
  86. static int fsl_pci_setup_inbound_windows(struct pci_controller *hose,
  87. u64 out_lo, u8 pcie_cap,
  88. volatile pit_t *pi)
  89. {
  90. struct pci_region *r = hose->regions + hose->region_count;
  91. u64 sz = min((u64)gd->ram_size, (1ull << 32));
  92. phys_addr_t phys_start = CONFIG_SYS_PCI_MEMORY_PHYS;
  93. pci_addr_t bus_start = CONFIG_SYS_PCI_MEMORY_BUS;
  94. pci_size_t pci_sz;
  95. /* we have no space available for inbound memory mapping */
  96. if (bus_start > out_lo) {
  97. printf ("no space for inbound mapping of memory\n");
  98. return 0;
  99. }
  100. /* limit size */
  101. if ((bus_start + sz) > out_lo) {
  102. sz = out_lo - bus_start;
  103. debug ("limiting size to %llx\n", sz);
  104. }
  105. pci_sz = 1ull << __ilog2_u64(sz);
  106. /*
  107. * we can overlap inbound/outbound windows on PCI-E since RX & TX
  108. * links a separate
  109. */
  110. if ((pcie_cap == PCI_CAP_ID_EXP) && (pci_sz < sz)) {
  111. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  112. (u64)bus_start, (u64)phys_start, (u64)sz);
  113. pci_set_region(r, bus_start, phys_start, sz,
  114. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  115. PCI_REGION_PREFETCH);
  116. /* if we aren't an exact power of two match, pci_sz is smaller
  117. * round it up to the next power of two. We report the actual
  118. * size to pci region tracking.
  119. */
  120. if (pci_sz != sz)
  121. sz = 2ull << __ilog2_u64(sz);
  122. set_inbound_window(pi--, r++, sz);
  123. sz = 0; /* make sure we dont set the R2 window */
  124. } else {
  125. debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
  126. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  127. pci_set_region(r, bus_start, phys_start, pci_sz,
  128. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  129. PCI_REGION_PREFETCH);
  130. set_inbound_window(pi--, r++, pci_sz);
  131. sz -= pci_sz;
  132. bus_start += pci_sz;
  133. phys_start += pci_sz;
  134. pci_sz = 1ull << __ilog2_u64(sz);
  135. if (sz) {
  136. debug ("R1 bus_start: %llx phys_start: %llx size: %llx\n",
  137. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  138. pci_set_region(r, bus_start, phys_start, pci_sz,
  139. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  140. PCI_REGION_PREFETCH);
  141. set_inbound_window(pi--, r++, pci_sz);
  142. sz -= pci_sz;
  143. bus_start += pci_sz;
  144. phys_start += pci_sz;
  145. }
  146. }
  147. #if defined(CONFIG_PHYS_64BIT) && defined(CONFIG_SYS_PCI_64BIT)
  148. /*
  149. * On 64-bit capable systems, set up a mapping for all of DRAM
  150. * in high pci address space.
  151. */
  152. pci_sz = 1ull << __ilog2_u64(gd->ram_size);
  153. /* round up to the next largest power of two */
  154. if (gd->ram_size > pci_sz)
  155. pci_sz = 1ull << (__ilog2_u64(gd->ram_size) + 1);
  156. debug ("R64 bus_start: %llx phys_start: %llx size: %llx\n",
  157. (u64)CONFIG_SYS_PCI64_MEMORY_BUS,
  158. (u64)CONFIG_SYS_PCI_MEMORY_PHYS,
  159. (u64)pci_sz);
  160. pci_set_region(r,
  161. CONFIG_SYS_PCI64_MEMORY_BUS,
  162. CONFIG_SYS_PCI_MEMORY_PHYS,
  163. pci_sz,
  164. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  165. PCI_REGION_PREFETCH);
  166. set_inbound_window(pi--, r++, pci_sz);
  167. #else
  168. pci_sz = 1ull << __ilog2_u64(sz);
  169. if (sz) {
  170. debug ("R2 bus_start: %llx phys_start: %llx size: %llx\n",
  171. (u64)bus_start, (u64)phys_start, (u64)pci_sz);
  172. pci_set_region(r, bus_start, phys_start, pci_sz,
  173. PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
  174. PCI_REGION_PREFETCH);
  175. sz -= pci_sz;
  176. bus_start += pci_sz;
  177. phys_start += pci_sz;
  178. set_inbound_window(pi--, r++, pci_sz);
  179. }
  180. #endif
  181. #ifdef CONFIG_PHYS_64BIT
  182. if (sz && (((u64)gd->ram_size) < (1ull << 32)))
  183. printf("Was not able to map all of memory via "
  184. "inbound windows -- %lld remaining\n", sz);
  185. #endif
  186. hose->region_count = r - hose->regions;
  187. return 1;
  188. }
  189. void fsl_pci_init(struct pci_controller *hose, u32 cfg_addr, u32 cfg_data)
  190. {
  191. u16 temp16;
  192. u32 temp32;
  193. int enabled, r, inbound = 0;
  194. u16 ltssm;
  195. u8 temp8, pcie_cap;
  196. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)cfg_addr;
  197. struct pci_region *reg = hose->regions + hose->region_count;
  198. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  199. /* Initialize ATMU registers based on hose regions and flags */
  200. volatile pot_t *po = &pci->pot[1]; /* skip 0 */
  201. volatile pit_t *pi = &pci->pit[2]; /* ranges from: 3 to 1 */
  202. u64 out_hi = 0, out_lo = -1ULL;
  203. u32 pcicsrbar, pcicsrbar_sz;
  204. #ifdef DEBUG
  205. int neg_link_w;
  206. #endif
  207. pci_setup_indirect(hose, cfg_addr, cfg_data);
  208. /* Handle setup of outbound windows first */
  209. for (r = 0; r < hose->region_count; r++) {
  210. unsigned long flags = hose->regions[r].flags;
  211. u32 sz = (__ilog2_u64((u64)hose->regions[r].size) - 1);
  212. flags &= PCI_REGION_SYS_MEMORY|PCI_REGION_TYPE;
  213. if (flags != PCI_REGION_SYS_MEMORY) {
  214. u64 start = hose->regions[r].bus_start;
  215. u64 end = start + hose->regions[r].size;
  216. out_be32(&po->powbar, hose->regions[r].phys_start >> 12);
  217. out_be32(&po->potar, start >> 12);
  218. #ifdef CONFIG_SYS_PCI_64BIT
  219. out_be32(&po->potear, start >> 44);
  220. #else
  221. out_be32(&po->potear, 0);
  222. #endif
  223. if (hose->regions[r].flags & PCI_REGION_IO) {
  224. out_be32(&po->powar, POWAR_EN | sz |
  225. POWAR_IO_READ | POWAR_IO_WRITE);
  226. } else {
  227. out_be32(&po->powar, POWAR_EN | sz |
  228. POWAR_MEM_READ | POWAR_MEM_WRITE);
  229. out_lo = min(start, out_lo);
  230. out_hi = max(end, out_hi);
  231. }
  232. po++;
  233. }
  234. }
  235. debug("Outbound memory range: %llx:%llx\n", out_lo, out_hi);
  236. /* setup PCSRBAR/PEXCSRBAR */
  237. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0xffffffff);
  238. pci_hose_read_config_dword (hose, dev, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
  239. pcicsrbar_sz = ~pcicsrbar_sz + 1;
  240. if (out_hi < (0x100000000ull - pcicsrbar_sz) ||
  241. (out_lo > 0x100000000ull))
  242. pcicsrbar = 0x100000000ull - pcicsrbar_sz;
  243. else
  244. pcicsrbar = (out_lo - pcicsrbar_sz) & -pcicsrbar_sz;
  245. pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, pcicsrbar);
  246. out_lo = min(out_lo, (u64)pcicsrbar);
  247. debug("PCICSRBAR @ 0x%x\n", pcicsrbar);
  248. pci_set_region(reg++, pcicsrbar, CONFIG_SYS_CCSRBAR_PHYS,
  249. pcicsrbar_sz, PCI_REGION_SYS_MEMORY);
  250. hose->region_count++;
  251. /* see if we are a PCIe or PCI controller */
  252. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  253. /* inbound */
  254. inbound = fsl_pci_setup_inbound_windows(hose, out_lo, pcie_cap, pi);
  255. for (r = 0; r < hose->region_count; r++)
  256. debug("PCI reg:%d %016llx:%016llx %016llx %08x\n", r,
  257. (u64)hose->regions[r].phys_start,
  258. hose->regions[r].bus_start,
  259. hose->regions[r].size,
  260. hose->regions[r].flags);
  261. pci_register_hose(hose);
  262. pciauto_config_init(hose); /* grab pci_{mem,prefetch,io} */
  263. hose->current_busno = hose->first_busno;
  264. out_be32(&pci->pedr, 0xffffffff); /* Clear any errors */
  265. out_be32(&pci->peer, ~0x20140); /* Enable All Error Interupts except
  266. * - Master abort (pci)
  267. * - Master PERR (pci)
  268. * - ICCA (PCIe)
  269. */
  270. pci_hose_read_config_dword(hose, dev, PCI_DCR, &temp32);
  271. temp32 |= 0xf000e; /* set URR, FER, NFER (but not CER) */
  272. pci_hose_write_config_dword(hose, dev, PCI_DCR, temp32);
  273. if (pcie_cap == PCI_CAP_ID_EXP) {
  274. pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
  275. enabled = ltssm >= PCI_LTSSM_L0;
  276. #ifdef CONFIG_FSL_PCIE_RESET
  277. if (ltssm == 1) {
  278. int i;
  279. debug("....PCIe link error. " "LTSSM=0x%02x.", ltssm);
  280. /* assert PCIe reset */
  281. setbits_be32(&pci->pdb_stat, 0x08000000);
  282. (void) in_be32(&pci->pdb_stat);
  283. udelay(100);
  284. debug(" Asserting PCIe reset @%x = %x\n",
  285. &pci->pdb_stat, in_be32(&pci->pdb_stat));
  286. /* clear PCIe reset */
  287. clrbits_be32(&pci->pdb_stat, 0x08000000);
  288. asm("sync;isync");
  289. for (i=0; i<100 && ltssm < PCI_LTSSM_L0; i++) {
  290. pci_hose_read_config_word(hose, dev, PCI_LTSSM,
  291. &ltssm);
  292. udelay(1000);
  293. debug("....PCIe link error. "
  294. "LTSSM=0x%02x.\n", ltssm);
  295. }
  296. enabled = ltssm >= PCI_LTSSM_L0;
  297. /* we need to re-write the bar0 since a reset will
  298. * clear it
  299. */
  300. pci_hose_write_config_dword(hose, dev,
  301. PCI_BASE_ADDRESS_0, pcicsrbar);
  302. }
  303. #endif
  304. if (!enabled) {
  305. debug("....PCIE link error. Skipping scan."
  306. "LTSSM=0x%02x\n", ltssm);
  307. hose->last_busno = hose->first_busno;
  308. return;
  309. }
  310. out_be32(&pci->pme_msg_det, 0xffffffff);
  311. out_be32(&pci->pme_msg_int_en, 0xffffffff);
  312. #ifdef DEBUG
  313. pci_hose_read_config_word(hose, dev, PCI_LSR, &temp16);
  314. neg_link_w = (temp16 & 0x3f0 ) >> 4;
  315. printf("...PCIE LTSSM=0x%x, Negotiated link width=%d\n",
  316. ltssm, neg_link_w);
  317. #endif
  318. hose->current_busno++; /* Start scan with secondary */
  319. pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
  320. }
  321. /* Use generic setup_device to initialize standard pci regs,
  322. * but do not allocate any windows since any BAR found (such
  323. * as PCSRBAR) is not in this cpu's memory space.
  324. */
  325. pciauto_setup_device(hose, dev, 0, hose->pci_mem,
  326. hose->pci_prefetch, hose->pci_io);
  327. if (inbound) {
  328. pci_hose_read_config_word(hose, dev, PCI_COMMAND, &temp16);
  329. pci_hose_write_config_word(hose, dev, PCI_COMMAND,
  330. temp16 | PCI_COMMAND_MEMORY);
  331. }
  332. #ifndef CONFIG_PCI_NOSCAN
  333. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &temp8);
  334. /* Programming Interface (PCI_CLASS_PROG)
  335. * 0 == pci host or pcie root-complex,
  336. * 1 == pci agent or pcie end-point
  337. */
  338. if (!temp8) {
  339. printf(" Scanning PCI bus %02x\n",
  340. hose->current_busno);
  341. hose->last_busno = pci_hose_scan_bus(hose, hose->current_busno);
  342. } else {
  343. debug(" Not scanning PCI bus %02x. PI=%x\n",
  344. hose->current_busno, temp8);
  345. hose->last_busno = hose->current_busno;
  346. }
  347. /* if we are PCIe - update limit regs and subordinate busno
  348. * for the virtual P2P bridge
  349. */
  350. if (pcie_cap == PCI_CAP_ID_EXP) {
  351. pciauto_postscan_setup_bridge(hose, dev, hose->last_busno);
  352. }
  353. #else
  354. hose->last_busno = hose->current_busno;
  355. #endif
  356. /* Clear all error indications */
  357. if (pcie_cap == PCI_CAP_ID_EXP)
  358. out_be32(&pci->pme_msg_det, 0xffffffff);
  359. out_be32(&pci->pedr, 0xffffffff);
  360. pci_hose_read_config_word (hose, dev, PCI_DSR, &temp16);
  361. if (temp16) {
  362. pci_hose_write_config_word(hose, dev, PCI_DSR, 0xffff);
  363. }
  364. pci_hose_read_config_word (hose, dev, PCI_SEC_STATUS, &temp16);
  365. if (temp16) {
  366. pci_hose_write_config_word(hose, dev, PCI_SEC_STATUS, 0xffff);
  367. }
  368. }
  369. int fsl_is_pci_agent(struct pci_controller *hose)
  370. {
  371. u8 prog_if;
  372. pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
  373. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prog_if);
  374. return (prog_if == FSL_PROG_IF_AGENT);
  375. }
  376. int fsl_pci_init_port(struct fsl_pci_info *pci_info,
  377. struct pci_controller *hose, int busno)
  378. {
  379. volatile ccsr_fsl_pci_t *pci;
  380. struct pci_region *r;
  381. pci_dev_t dev = PCI_BDF(busno,0,0);
  382. u8 pcie_cap;
  383. pci = (ccsr_fsl_pci_t *) pci_info->regs;
  384. /* on non-PCIe controllers we don't have pme_msg_det so this code
  385. * should do nothing since the read will return 0
  386. */
  387. if (in_be32(&pci->pme_msg_det)) {
  388. out_be32(&pci->pme_msg_det, 0xffffffff);
  389. debug (" with errors. Clearing. Now 0x%08x",
  390. pci->pme_msg_det);
  391. }
  392. r = hose->regions + hose->region_count;
  393. /* outbound memory */
  394. pci_set_region(r++,
  395. pci_info->mem_bus,
  396. pci_info->mem_phys,
  397. pci_info->mem_size,
  398. PCI_REGION_MEM);
  399. /* outbound io */
  400. pci_set_region(r++,
  401. pci_info->io_bus,
  402. pci_info->io_phys,
  403. pci_info->io_size,
  404. PCI_REGION_IO);
  405. hose->region_count = r - hose->regions;
  406. hose->first_busno = busno;
  407. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  408. if (fsl_is_pci_agent(hose)) {
  409. fsl_pci_config_unlock(hose);
  410. hose->last_busno = hose->first_busno;
  411. }
  412. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  413. printf(" PCI%s%x on bus %02x - %02x\n", pcie_cap == PCI_CAP_ID_EXP ?
  414. "E" : "", pci_info->pci_num,
  415. hose->first_busno, hose->last_busno);
  416. return(hose->last_busno + 1);
  417. }
  418. /* Enable inbound PCI config cycles for agent/endpoint interface */
  419. void fsl_pci_config_unlock(struct pci_controller *hose)
  420. {
  421. pci_dev_t dev = PCI_BDF(hose->first_busno,0,0);
  422. u8 agent;
  423. u8 pcie_cap;
  424. u16 pbfr;
  425. pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &agent);
  426. if (!agent)
  427. return;
  428. pci_hose_read_config_byte(hose, dev, FSL_PCIE_CAP_ID, &pcie_cap);
  429. if (pcie_cap != 0x0) {
  430. /* PCIe - set CFG_READY bit of Configuration Ready Register */
  431. pci_hose_write_config_byte(hose, dev, FSL_PCIE_CFG_RDY, 0x1);
  432. } else {
  433. /* PCI - clear ACL bit of PBFR */
  434. pci_hose_read_config_word(hose, dev, FSL_PCI_PBFR, &pbfr);
  435. pbfr &= ~0x20;
  436. pci_hose_write_config_word(hose, dev, FSL_PCI_PBFR, pbfr);
  437. }
  438. }
  439. #ifdef CONFIG_OF_BOARD_SETUP
  440. #include <libfdt.h>
  441. #include <fdt_support.h>
  442. void ft_fsl_pci_setup(void *blob, const char *pci_compat,
  443. struct pci_controller *hose, unsigned long ctrl_addr)
  444. {
  445. int off;
  446. u32 bus_range[2];
  447. phys_addr_t p_ctrl_addr = (phys_addr_t)ctrl_addr;
  448. /* convert ctrl_addr to true physical address */
  449. p_ctrl_addr = (phys_addr_t)ctrl_addr - CONFIG_SYS_CCSRBAR;
  450. p_ctrl_addr += CONFIG_SYS_CCSRBAR_PHYS;
  451. off = fdt_node_offset_by_compat_reg(blob, pci_compat, p_ctrl_addr);
  452. if (off < 0)
  453. return;
  454. /* We assume a cfg_addr not being set means we didn't setup the controller */
  455. if ((hose == NULL) || (hose->cfg_addr == NULL)) {
  456. fdt_del_node(blob, off);
  457. } else {
  458. bus_range[0] = 0;
  459. bus_range[1] = hose->last_busno - hose->first_busno;
  460. fdt_setprop(blob, off, "bus-range", &bus_range[0], 2*4);
  461. fdt_pci_dma_ranges(blob, off, hose);
  462. }
  463. }
  464. #endif