start.S 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <version.h>
  34. /*
  35. *************************************************************************
  36. *
  37. * Jump vector table as in table 3.1 in [1]
  38. *
  39. *************************************************************************
  40. */
  41. .globl _start
  42. _start:
  43. b reset
  44. ldr pc, _undefined_instruction
  45. ldr pc, _software_interrupt
  46. ldr pc, _prefetch_abort
  47. ldr pc, _data_abort
  48. ldr pc, _not_used
  49. ldr pc, _irq
  50. ldr pc, _fiq
  51. _undefined_instruction:
  52. .word undefined_instruction
  53. _software_interrupt:
  54. .word software_interrupt
  55. _prefetch_abort:
  56. .word prefetch_abort
  57. _data_abort:
  58. .word data_abort
  59. _not_used:
  60. .word not_used
  61. _irq:
  62. .word irq
  63. _fiq:
  64. .word fiq
  65. .balignl 16,0xdeadbeef
  66. /*
  67. *************************************************************************
  68. *
  69. * Startup Code (reset vector)
  70. *
  71. * do important init only if we don't start from memory!
  72. * setup Memory and board specific bits prior to relocation.
  73. * relocate armboot to ram
  74. * setup stack
  75. *
  76. *************************************************************************
  77. */
  78. _TEXT_BASE:
  79. .word TEXT_BASE
  80. .globl _armboot_start
  81. _armboot_start:
  82. .word _start
  83. /*
  84. * These are defined in the board-specific linker script.
  85. */
  86. .globl _bss_start
  87. _bss_start:
  88. .word __bss_start
  89. .globl _bss_end
  90. _bss_end:
  91. .word _end
  92. #ifdef CONFIG_USE_IRQ
  93. /* IRQ stack memory (calculated at run-time) */
  94. .globl IRQ_STACK_START
  95. IRQ_STACK_START:
  96. .word 0x0badc0de
  97. /* IRQ stack memory (calculated at run-time) */
  98. .globl FIQ_STACK_START
  99. FIQ_STACK_START:
  100. .word 0x0badc0de
  101. #endif
  102. /*
  103. * the actual reset code
  104. */
  105. reset:
  106. /*
  107. * set the cpu to SVC32 mode
  108. */
  109. mrs r0,cpsr
  110. bic r0,r0,#0x1f
  111. orr r0,r0,#0xd3
  112. msr cpsr,r0
  113. /*
  114. * we do sys-critical inits only at reboot,
  115. * not when booting from ram!
  116. */
  117. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  118. bl cpu_init_crit
  119. #endif
  120. relocate: /* relocate U-Boot to RAM */
  121. adr r0, _start /* r0 <- current position of code */
  122. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  123. cmp r0, r1 /* don't reloc during debug */
  124. beq stack_setup
  125. ldr r2, _armboot_start
  126. ldr r3, _bss_start
  127. sub r2, r3, r2 /* r2 <- size of armboot */
  128. add r2, r0, r2 /* r2 <- source end address */
  129. copy_loop:
  130. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  131. stmia r1!, {r3-r10} /* copy to target address [r1] */
  132. cmp r0, r2 /* until source end addreee [r2] */
  133. ble copy_loop
  134. /* Set up the stack */
  135. stack_setup:
  136. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  137. sub r0, r0, #CONFIG_SYS_MALLOC_LEN /* malloc area */
  138. sub r0, r0, #CONFIG_SYS_GBL_DATA_SIZE /* bdinfo */
  139. #ifdef CONFIG_USE_IRQ
  140. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  141. #endif
  142. sub sp, r0, #12 /* leave 3 words for abort-stack */
  143. bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
  144. clear_bss:
  145. ldr r0, _bss_start /* find start of bss segment */
  146. ldr r1, _bss_end /* stop here */
  147. mov r2, #0x00000000 /* clear */
  148. clbss_l:str r2, [r0] /* clear loop... */
  149. add r0, r0, #4
  150. cmp r0, r1
  151. bne clbss_l
  152. ldr pc, _start_armboot
  153. _start_armboot:
  154. .word start_armboot
  155. /*
  156. *************************************************************************
  157. *
  158. * CPU_init_critical registers
  159. *
  160. * setup important registers
  161. * setup memory timing
  162. *
  163. *************************************************************************
  164. */
  165. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  166. cpu_init_crit:
  167. /*
  168. * flush v4 I/D caches
  169. */
  170. mov r0, #0
  171. mcr p15, 0, r0, c7, c5, 0 /* flush v4 I-cache */
  172. mcr p15, 0, r0, c7, c6, 0 /* flush v4 D-cache */
  173. /*
  174. * disable MMU stuff and caches
  175. */
  176. mrc p15, 0, r0, c1, c0, 0
  177. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  178. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  179. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  180. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  181. mcr p15, 0, r0, c1, c0, 0
  182. /*
  183. * Go setup Memory and board specific bits prior to relocation.
  184. */
  185. mov ip, lr /* perserve link reg across call */
  186. bl lowlevel_init /* go setup memory */
  187. mov lr, ip /* restore link */
  188. mov pc, lr /* back to my caller */
  189. #endif
  190. /*
  191. *************************************************************************
  192. *
  193. * Interrupt handling
  194. *
  195. *************************************************************************
  196. */
  197. @
  198. @ IRQ stack frame.
  199. @
  200. #define S_FRAME_SIZE 72
  201. #define S_OLD_R0 68
  202. #define S_PSR 64
  203. #define S_PC 60
  204. #define S_LR 56
  205. #define S_SP 52
  206. #define S_IP 48
  207. #define S_FP 44
  208. #define S_R10 40
  209. #define S_R9 36
  210. #define S_R8 32
  211. #define S_R7 28
  212. #define S_R6 24
  213. #define S_R5 20
  214. #define S_R4 16
  215. #define S_R3 12
  216. #define S_R2 8
  217. #define S_R1 4
  218. #define S_R0 0
  219. #define MODE_SVC 0x13
  220. #define I_BIT 0x80
  221. /*
  222. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  223. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  224. */
  225. .macro bad_save_user_regs
  226. @ carve out a frame on current user stack
  227. sub sp, sp, #S_FRAME_SIZE
  228. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  229. ldr r2, _armboot_start
  230. sub r2, r2, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  231. sub r2, r2, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  232. @ get values for "aborted" pc and cpsr (into parm regs)
  233. ldmia r2, {r2 - r3}
  234. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  235. add r5, sp, #S_SP
  236. mov r1, lr
  237. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  238. mov r0, sp @ save current stack into r0 (param register)
  239. .endm
  240. .macro irq_save_user_regs
  241. sub sp, sp, #S_FRAME_SIZE
  242. stmia sp, {r0 - r12} @ Calling r0-r12
  243. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  244. add r8, sp, #S_PC
  245. stmdb r8, {sp, lr}^ @ Calling SP, LR
  246. str lr, [r8, #0] @ Save calling PC
  247. mrs r6, spsr
  248. str r6, [r8, #4] @ Save CPSR
  249. str r0, [r8, #8] @ Save OLD_R0
  250. mov r0, sp
  251. .endm
  252. .macro irq_restore_user_regs
  253. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  254. mov r0, r0
  255. ldr lr, [sp, #S_PC] @ Get PC
  256. add sp, sp, #S_FRAME_SIZE
  257. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  258. .endm
  259. .macro get_bad_stack
  260. ldr r13, _armboot_start @ setup our mode stack
  261. sub r13, r13, #(CONFIG_STACKSIZE+CONFIG_SYS_MALLOC_LEN)
  262. sub r13, r13, #(CONFIG_SYS_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  263. str lr, [r13] @ save caller lr in position 0 of saved stack
  264. mrs lr, spsr @ get the spsr
  265. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  266. mov r13, #MODE_SVC @ prepare SVC-Mode
  267. @ msr spsr_c, r13
  268. msr spsr, r13 @ switch modes, make sure moves will execute
  269. mov lr, pc @ capture return pc
  270. movs pc, lr @ jump to next instruction & switch modes.
  271. .endm
  272. .macro get_irq_stack @ setup IRQ stack
  273. ldr sp, IRQ_STACK_START
  274. .endm
  275. .macro get_fiq_stack @ setup FIQ stack
  276. ldr sp, FIQ_STACK_START
  277. .endm
  278. /*
  279. * exception handlers
  280. */
  281. .align 5
  282. undefined_instruction:
  283. get_bad_stack
  284. bad_save_user_regs
  285. bl do_undefined_instruction
  286. .align 5
  287. software_interrupt:
  288. get_bad_stack
  289. bad_save_user_regs
  290. bl do_software_interrupt
  291. .align 5
  292. prefetch_abort:
  293. get_bad_stack
  294. bad_save_user_regs
  295. bl do_prefetch_abort
  296. .align 5
  297. data_abort:
  298. get_bad_stack
  299. bad_save_user_regs
  300. bl do_data_abort
  301. .align 5
  302. not_used:
  303. get_bad_stack
  304. bad_save_user_regs
  305. bl do_not_used
  306. #ifdef CONFIG_USE_IRQ
  307. .align 5
  308. irq:
  309. get_irq_stack
  310. irq_save_user_regs
  311. bl do_irq
  312. irq_restore_user_regs
  313. .align 5
  314. fiq:
  315. get_fiq_stack
  316. /* someone ought to write a more effiction fiq_save_user_regs */
  317. irq_save_user_regs
  318. bl do_fiq
  319. irq_restore_user_regs
  320. #else
  321. .align 5
  322. irq:
  323. get_bad_stack
  324. bad_save_user_regs
  325. bl do_irq
  326. .align 5
  327. fiq:
  328. get_bad_stack
  329. bad_save_user_regs
  330. bl do_fiq
  331. #endif
  332. # ifdef CONFIG_INTEGRATOR
  333. /* Satisfied by general board level routine */
  334. #else
  335. .align 5
  336. .globl reset_cpu
  337. reset_cpu:
  338. ldr r1, rstctl1 /* get clkm1 reset ctl */
  339. mov r3, #0x0
  340. strh r3, [r1] /* clear it */
  341. mov r3, #0x8
  342. strh r3, [r1] /* force dsp+arm reset */
  343. _loop_forever:
  344. b _loop_forever
  345. rstctl1:
  346. .word 0xfffece10
  347. #endif /* #ifdef CONFIG_INTEGRATOR */