start.S 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * armboot - Startup Code for ARM926EJS CPU-core
  3. *
  4. * Copyright (c) 2003 Texas Instruments
  5. *
  6. * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
  7. *
  8. * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
  9. * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
  10. * Copyright (c) 2002 Gary Jennejohn <gj@denx.de>
  11. * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
  12. * Copyright (c) 2003 Kshitij <kshitij@ti.com>
  13. *
  14. * See file CREDITS for list of people who contributed to this
  15. * project.
  16. *
  17. * This program is free software; you can redistribute it and/or
  18. * modify it under the terms of the GNU General Public License as
  19. * published by the Free Software Foundation; either version 2 of
  20. * the License, or (at your option) any later version.
  21. *
  22. * This program is distributed in the hope that it will be useful,
  23. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  24. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  25. * GNU General Public License for more details.
  26. *
  27. * You should have received a copy of the GNU General Public License
  28. * along with this program; if not, write to the Free Software
  29. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  30. * MA 02111-1307 USA
  31. */
  32. #include <config.h>
  33. #include <version.h>
  34. #if defined(CONFIG_OMAP1610)
  35. #include <./configs/omap1510.h>
  36. #elif defined(CONFIG_OMAP730)
  37. #include <./configs/omap730.h>
  38. #endif
  39. /*
  40. *************************************************************************
  41. *
  42. * Jump vector table as in table 3.1 in [1]
  43. *
  44. *************************************************************************
  45. */
  46. .globl _start
  47. _start:
  48. b reset
  49. ldr pc, _undefined_instruction
  50. ldr pc, _software_interrupt
  51. ldr pc, _prefetch_abort
  52. ldr pc, _data_abort
  53. ldr pc, _not_used
  54. ldr pc, _irq
  55. ldr pc, _fiq
  56. _undefined_instruction:
  57. .word undefined_instruction
  58. _software_interrupt:
  59. .word software_interrupt
  60. _prefetch_abort:
  61. .word prefetch_abort
  62. _data_abort:
  63. .word data_abort
  64. _not_used:
  65. .word not_used
  66. _irq:
  67. .word irq
  68. _fiq:
  69. .word fiq
  70. .balignl 16,0xdeadbeef
  71. /*
  72. *************************************************************************
  73. *
  74. * Startup Code (reset vector)
  75. *
  76. * do important init only if we don't start from memory!
  77. * setup Memory and board specific bits prior to relocation.
  78. * relocate armboot to ram
  79. * setup stack
  80. *
  81. *************************************************************************
  82. */
  83. _TEXT_BASE:
  84. .word TEXT_BASE
  85. .globl _armboot_start
  86. _armboot_start:
  87. .word _start
  88. /*
  89. * These are defined in the board-specific linker script.
  90. */
  91. .globl _bss_start
  92. _bss_start:
  93. .word __bss_start
  94. .globl _bss_end
  95. _bss_end:
  96. .word _end
  97. #ifdef CONFIG_USE_IRQ
  98. /* IRQ stack memory (calculated at run-time) */
  99. .globl IRQ_STACK_START
  100. IRQ_STACK_START:
  101. .word 0x0badc0de
  102. /* IRQ stack memory (calculated at run-time) */
  103. .globl FIQ_STACK_START
  104. FIQ_STACK_START:
  105. .word 0x0badc0de
  106. #endif
  107. /*
  108. * the actual reset code
  109. */
  110. reset:
  111. /*
  112. * set the cpu to SVC32 mode
  113. */
  114. mrs r0,cpsr
  115. bic r0,r0,#0x1f
  116. orr r0,r0,#0xd3
  117. msr cpsr,r0
  118. /*
  119. * we do sys-critical inits only at reboot,
  120. * not when booting from ram!
  121. */
  122. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  123. bl cpu_init_crit
  124. #endif
  125. #ifndef CONFIG_SKIP_RELOCATE_UBOOT
  126. relocate: /* relocate U-Boot to RAM */
  127. adr r0, _start /* r0 <- current position of code */
  128. ldr r1, _TEXT_BASE /* test if we run from flash or RAM */
  129. cmp r0, r1 /* don't reloc during debug */
  130. beq stack_setup
  131. ldr r2, _armboot_start
  132. ldr r3, _bss_start
  133. sub r2, r3, r2 /* r2 <- size of armboot */
  134. add r2, r0, r2 /* r2 <- source end address */
  135. copy_loop:
  136. ldmia r0!, {r3-r10} /* copy from source address [r0] */
  137. stmia r1!, {r3-r10} /* copy to target address [r1] */
  138. cmp r0, r2 /* until source end addreee [r2] */
  139. ble copy_loop
  140. #endif /* CONFIG_SKIP_RELOCATE_UBOOT */
  141. /* Set up the stack */
  142. stack_setup:
  143. ldr r0, _TEXT_BASE /* upper 128 KiB: relocated uboot */
  144. sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
  145. sub r0, r0, #CFG_GBL_DATA_SIZE /* bdinfo */
  146. #ifdef CONFIG_USE_IRQ
  147. sub r0, r0, #(CONFIG_STACKSIZE_IRQ+CONFIG_STACKSIZE_FIQ)
  148. #endif
  149. sub sp, r0, #12 /* leave 3 words for abort-stack */
  150. clear_bss:
  151. ldr r0, _bss_start /* find start of bss segment */
  152. ldr r1, _bss_end /* stop here */
  153. mov r2, #0x00000000 /* clear */
  154. clbss_l:str r2, [r0] /* clear loop... */
  155. add r0, r0, #4
  156. cmp r0, r1
  157. ble clbss_l
  158. ldr pc, _start_armboot
  159. _start_armboot:
  160. .word start_armboot
  161. /*
  162. *************************************************************************
  163. *
  164. * CPU_init_critical registers
  165. *
  166. * setup important registers
  167. * setup memory timing
  168. *
  169. *************************************************************************
  170. */
  171. #ifndef CONFIG_SKIP_LOWLEVEL_INIT
  172. cpu_init_crit:
  173. /*
  174. * flush v4 I/D caches
  175. */
  176. mov r0, #0
  177. mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
  178. mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
  179. /*
  180. * disable MMU stuff and caches
  181. */
  182. mrc p15, 0, r0, c1, c0, 0
  183. bic r0, r0, #0x00002300 /* clear bits 13, 9:8 (--V- --RS) */
  184. bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
  185. orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
  186. orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
  187. mcr p15, 0, r0, c1, c0, 0
  188. /*
  189. * Go setup Memory and board specific bits prior to relocation.
  190. */
  191. mov ip, lr /* perserve link reg across call */
  192. bl lowlevel_init /* go setup pll,mux,memory */
  193. mov lr, ip /* restore link */
  194. mov pc, lr /* back to my caller */
  195. #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
  196. /*
  197. *************************************************************************
  198. *
  199. * Interrupt handling
  200. *
  201. *************************************************************************
  202. */
  203. @
  204. @ IRQ stack frame.
  205. @
  206. #define S_FRAME_SIZE 72
  207. #define S_OLD_R0 68
  208. #define S_PSR 64
  209. #define S_PC 60
  210. #define S_LR 56
  211. #define S_SP 52
  212. #define S_IP 48
  213. #define S_FP 44
  214. #define S_R10 40
  215. #define S_R9 36
  216. #define S_R8 32
  217. #define S_R7 28
  218. #define S_R6 24
  219. #define S_R5 20
  220. #define S_R4 16
  221. #define S_R3 12
  222. #define S_R2 8
  223. #define S_R1 4
  224. #define S_R0 0
  225. #define MODE_SVC 0x13
  226. #define I_BIT 0x80
  227. /*
  228. * use bad_save_user_regs for abort/prefetch/undef/swi ...
  229. * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
  230. */
  231. .macro bad_save_user_regs
  232. @ carve out a frame on current user stack
  233. sub sp, sp, #S_FRAME_SIZE
  234. stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
  235. ldr r2, _armboot_start
  236. sub r2, r2, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  237. sub r2, r2, #(CFG_GBL_DATA_SIZE+8) @ set base 2 words into abort stack
  238. @ get values for "aborted" pc and cpsr (into parm regs)
  239. ldmia r2, {r2 - r3}
  240. add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
  241. add r5, sp, #S_SP
  242. mov r1, lr
  243. stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
  244. mov r0, sp @ save current stack into r0 (param register)
  245. .endm
  246. .macro irq_save_user_regs
  247. sub sp, sp, #S_FRAME_SIZE
  248. stmia sp, {r0 - r12} @ Calling r0-r12
  249. @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
  250. add r8, sp, #S_PC
  251. stmdb r8, {sp, lr}^ @ Calling SP, LR
  252. str lr, [r8, #0] @ Save calling PC
  253. mrs r6, spsr
  254. str r6, [r8, #4] @ Save CPSR
  255. str r0, [r8, #8] @ Save OLD_R0
  256. mov r0, sp
  257. .endm
  258. .macro irq_restore_user_regs
  259. ldmia sp, {r0 - lr}^ @ Calling r0 - lr
  260. mov r0, r0
  261. ldr lr, [sp, #S_PC] @ Get PC
  262. add sp, sp, #S_FRAME_SIZE
  263. subs pc, lr, #4 @ return & move spsr_svc into cpsr
  264. .endm
  265. .macro get_bad_stack
  266. ldr r13, _armboot_start @ setup our mode stack
  267. sub r13, r13, #(CONFIG_STACKSIZE+CFG_MALLOC_LEN)
  268. sub r13, r13, #(CFG_GBL_DATA_SIZE+8) @ reserved a couple spots in abort stack
  269. str lr, [r13] @ save caller lr in position 0 of saved stack
  270. mrs lr, spsr @ get the spsr
  271. str lr, [r13, #4] @ save spsr in position 1 of saved stack
  272. mov r13, #MODE_SVC @ prepare SVC-Mode
  273. @ msr spsr_c, r13
  274. msr spsr, r13 @ switch modes, make sure moves will execute
  275. mov lr, pc @ capture return pc
  276. movs pc, lr @ jump to next instruction & switch modes.
  277. .endm
  278. .macro get_irq_stack @ setup IRQ stack
  279. ldr sp, IRQ_STACK_START
  280. .endm
  281. .macro get_fiq_stack @ setup FIQ stack
  282. ldr sp, FIQ_STACK_START
  283. .endm
  284. /*
  285. * exception handlers
  286. */
  287. .align 5
  288. undefined_instruction:
  289. get_bad_stack
  290. bad_save_user_regs
  291. bl do_undefined_instruction
  292. .align 5
  293. software_interrupt:
  294. get_bad_stack
  295. bad_save_user_regs
  296. bl do_software_interrupt
  297. .align 5
  298. prefetch_abort:
  299. get_bad_stack
  300. bad_save_user_regs
  301. bl do_prefetch_abort
  302. .align 5
  303. data_abort:
  304. get_bad_stack
  305. bad_save_user_regs
  306. bl do_data_abort
  307. .align 5
  308. not_used:
  309. get_bad_stack
  310. bad_save_user_regs
  311. bl do_not_used
  312. #ifdef CONFIG_USE_IRQ
  313. .align 5
  314. irq:
  315. get_irq_stack
  316. irq_save_user_regs
  317. bl do_irq
  318. irq_restore_user_regs
  319. .align 5
  320. fiq:
  321. get_fiq_stack
  322. /* someone ought to write a more effiction fiq_save_user_regs */
  323. irq_save_user_regs
  324. bl do_fiq
  325. irq_restore_user_regs
  326. #else
  327. .align 5
  328. irq:
  329. get_bad_stack
  330. bad_save_user_regs
  331. bl do_irq
  332. .align 5
  333. fiq:
  334. get_bad_stack
  335. bad_save_user_regs
  336. bl do_fiq
  337. #endif